# Intel<sup>®</sup> I/O Controller Hub 7 (ICH7)/Intel<sup>®</sup> High Definition Audio/AC'97 **Programmer's Reference Manual (PRM)** For the Intel<sup>®</sup> 82801GB ICH7 and 82801GR ICH7R I/O Controller Hubs **April 2005** Document Number: 307017-001 #### **Contents** INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Intel<sup>®</sup> I/O Controller Hub 7 (ICH7) Family chipset component may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. I<sup>2</sup>C is a two-wire communications bus/protocol developed by Philips. SMBus is a subset of the I<sup>2</sup>C bus/protocol and was developed by Intel. Implementations of the I<sup>2</sup>C bus/protocol may require licenses from various entities, including Philips Electronics N.V. and North American Philips Corporation. Alert on LAN is a result of the Intel-IBM Advanced Manageability Alliance and a trademark of IBM. Intel, Intel SpeedStep, and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. \*Other names and brands may be claimed as the property of others. Copyright © 2005, Intel Corporation #### **Contents** | 1 | Intel <sup>®</sup> | High D | efinition Audio Controller Registers (D27:F0) | 13 | |---|--------------------|----------------------|-----------------------------------------------------------------------------|----| | | 1.1 | Intel <sup>®</sup> F | High Definition Audio PCI Configuration Space | | | | | (Intel <sup>®</sup> | High Definition Audio— D27:F0) | 13 | | | | 1.1.1 | VID—Vendor Identification Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 15 | | | | 1.1.2 | DID—Device Identification Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 15 | | | | 1.1.3 | PCICMD—PCI Command Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 16 | | | | 1.1.4 | PCISTS—PCI Status Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 17 | | | | 1.1.5 | RID—Revision Identification Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 17 | | | | 1.1.6 | PI—Programming Interface Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 18 | | | | 1.1.7 | SCC—Sub Class Code Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 18 | | | | 1.1.8 | BCC—Base Class Code Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 18 | | | | 1.1.9 | CLS—Cache Line Size Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 18 | | | | 1.1.10 | LT—Latency Timer Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 19 | | | | 1.1.11 | HEADTYP—Header Type Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 19 | | | | 1.1.12 | HDBARL—Intel® High Definition Audio Lower Base Address Register | | | | | | (Intel® High Definition Audio—D27:F0) | 19 | | | | 1.1.13 | HDBARU—Intel <sup>®</sup> High Definition Audio Upper Base Address Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 19 | | | | 1.1.14 | SVID—Subsystem Vendor Identification Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 20 | | | | 1.1.15 | SID—Subsystem Identification Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 20 | | | | 1.1.16 | CAPPTR—Capabilities Pointer Register (Audio—D30:F2) | 21 | | | | 1.1.17 | INTLN—Interrupt Line Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 21 | | | | 1.1.18 | INTPN—Interrupt Pin Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 21 | | | | 1.1.19 | HDCTL—Intel <sup>®</sup> High Definition Audio Control Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 22 | | | | 1.1.20 | TCSEL—Traffic Class Select Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 23 | | | | 1.1.21 | DCKSTS—Docking Status Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 24 | | | | 1.1.22 | PID—PCI Power Management Capability ID Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 24 | | | | 1.1.23 | PC—Power Management Capabilities Register | | | | | | (Intel® High Definition Audio Controller—D27:F0) | 25 | | 1.1.24 | PCS—Power Management Control and Status Register | | |--------|-----------------------------------------------------------------------------|-----| | | (Intel® High Definition Audio Controller—D27:F0) | 25 | | 1.1.25 | MID—MSI Capability ID Register | | | | (Intel® High Definition Audio Controller—D27:F0) | 26 | | 1.1.26 | MMC—MSI Message Control Register | | | | (Intel® High Definition Audio Controller—D27:F0) | 26 | | 1.1.27 | MMLA—MSI Message Lower Address Register | | | 1.1.21 | (Intel® High Definition Audio Controller—D27:F0) | 27 | | 1.1.28 | MMUA—MSI Message Upper Address Register | ∠ 1 | | 1.1.20 | (Intel® High Definition Audio Controller—D27:F0) | 27 | | 4 4 00 | | 21 | | 1.1.29 | MMD—MSI Message Data Register | | | | (Intel® High Definition Audio Controller—D27:F0) | 21 | | 1.1.30 | PXID—PCI Express* Capability ID Register | | | | (Intel® High Definition Audio Controller—D27:F0) | 27 | | 1.1.31 | PXC—PCI Express* Capabilities Register | | | | (Intel® High Definition Audio Controller—D27:F0) | 28 | | 1.1.32 | DEVCAP—Device Capabilities Register | | | | (Intel® High Definition Audio Controller—D27:F0) | 28 | | 1.1.33 | DEVC—Device Control Register | | | 1.1.00 | (Intel® High Definition Audio Controller—D27:F0) | 20 | | 1.1.34 | DEVS—Device Status Register | | | 1.1.54 | (Intel® High Definition Audio Controller—D27:F0) | 20 | | 4 4 05 | | 23 | | 1.1.35 | VCCAP—Virtual Channel Enhanced Capability Header | 0.0 | | | (Intel® High Definition Audio Controller—D27:F0) | 30 | | 1.1.36 | PVCCAP1—Port VC Capability Register 1 | | | | (Intel® High Definition Audio Controller—D27:F0) | 30 | | 1.1.37 | | | | | (Intel® High Definition Audio Controller—D27:F0) | 31 | | 1.1.38 | PVCCTL — Port VC Control Register | | | | (Intel® High Definition Audio Controller—D27:F0) | 31 | | 1.1.39 | | | | | (Intel® High Definition Audio Controller—D27:F0) | 31 | | 1.1.40 | VC0CAP—VC0 Resource Capability Register | | | | (Intel® High Definition Audio Controller—D27:F0) | 32 | | 1.1.41 | VC0CTL—VC0 Resource Control Register | 02 | | 1.1.71 | (Intel® High Definition Audio Controller—D27:F0) | 33 | | 1.1.42 | VC0STS—VC0 Resource Status Register | 32 | | 1.1.42 | (Intel® High Definition Audio Controller—D27:F0) | 2 | | 4 4 40 | | ა∠ | | 1.1.43 | VCiCAP—VCi Resource Capability Register | ~ | | | (Intel® High Definition Audio Controller—D27:F0) | 33 | | 1.1.44 | VCiCTL—VCi Resource Control Register | | | | (Intel® High Definition Audio Controller—D27:F0) | 33 | | 1.1.45 | VCiSTS—VCi Resource Status Register | | | | (Intel® High Definition Audio Controller—D27:F0) | 34 | | 1.1.46 | | | | | Capability Header Register (Intel® High Definition Audio Controller—D27:F0) | 34 | | 1.1.47 | , , | | | | (Intel® High Definition Audio Controller—D27:F0) | 34 | | 1.1.48 | L1DESC—Link 1 Description Register | . • | | | (Intel® High Definition Audio Controller—D27:F0) | 31 | | 1.1.49 | L1ADDL—Link 1 Lower Address Register | 00 | | 1.1.49 | (Intel® High Definition Audio Controller—D27:F0) | 2.5 | | | (III.LEI TIIGII DEIIIIIIIOII AUGIO CONTIONEI—DZ1.FU) | రర | | | 1.1.50 | L1ADDU—Link 1 Upper Address Register (Intel® High Definition Audio Controller—D27:F0) | 25 | |-----|----------------------|---------------------------------------------------------------------------------------|----| | 1.2 | Intel <sup>®</sup> H | ligh Definition Audio Memory Mapped Configuration Registers | | | | | High Definition Audio— D27:F0) | 36 | | | 1.2.1 | GCAP—Global Capabilities Register | | | | | (Intel® High Definition Audio Controller—D27:F0) | 40 | | | 1.2.2 | VMIN—Minor Version Register | | | | | (Intel® High Definition Audio Controller—D27:F0) | 40 | | | 1.2.3 | VMAJ—Major Version Register | | | | | (Intel® High Definition Audio Controller—D27:F0) | 40 | | | 1.2.4 | OUTPAY—Output Payload Capability Register | | | | | (Intel® High Definition Audio Controller—D27:F0) | 41 | | | 1.2.5 | INPAY—Input Payload Canability Register | | | | | (Intel® High Definition Audio Controller—D27:F0) | 41 | | | 1.2.6 | GCTI —Global Control Register | | | | | (Intel® High Definition Audio Controller—D27:F0) | 42 | | | 1.2.7 | WAKEEN—Wake Enable Register | | | | | (Intel® High Definition Audio Controller—D27:F0) | 43 | | | 1.2.8 | STATESTS—State Change Status Register | | | | | (Intel® High Definition Audio Controller—D27:F0) | 43 | | | 1.2.9 | GSTS—Global Status Register | | | | | (Intel <sup>®</sup> High Definition Audio Controller—D27:F0) | 44 | | | 1.2.10 | OUTSTRMPAY—Output Stream Payload Capability | | | | 1.2.10 | (Intel® High Definition Audio Controller—D27:F0) | 44 | | | 1.2.11 | INSTRMPAY—Input Stream Payload Capability | | | | 1.2.11 | (Intel® High Definition Audio Controller—D27:F0) | 45 | | | 1.2.12 | INTCTL—Interrupt Control Register | | | | 1.2.12 | (Intel® High Definition Audio Controller—D27:F0) | 46 | | | 1 2 13 | INTSTS—Interrupt Status Register | ( | | | 1.2.10 | (Intel® High Definition Audio Controller—D27:F0) | 47 | | | 1 2 1/ | WALCLK—Wall Clock Counter Register | 1 | | | 1.2.17 | (Intel® High Definition Audio Controller—D27:F0) | 47 | | | 1 2 15 | SSYNC—Stream Synchronization Register | 1 | | | 1.2.10 | (Intel® High Definition Audio Controller—D27:F0) | 48 | | | 1 2 16 | CORBLBASE—CORB Lower Base Address Register | ( | | | 1.2.10 | (Intel® High Definition Audio Controller—D27:F0) | 15 | | | 1 2 17 | CORBUBASE—CORB Upper Base Address Register | +0 | | | 1.2.17 | (Intel® High Definition Audio Controller—D27:F0) | 10 | | | 1 2 10 | CORBWP—CORB Write Pointer Register | 43 | | | 1.2.10 | (Intel® High Definition Audio Controller—D27:F0) | 10 | | | 1010 | CORBRP—CORB Read Pointer Register | 48 | | | 1.2.19 | (Intel® High Definition Audio Controller—D27:F0) | 10 | | | 4 0 00 | | 48 | | | 1.2.20 | CORBCTL—CORB Control Register (Intel® High Definition Audio Controller—D27:F0) | E | | | 4 0 04 | | ວເ | | | 1.2.21 | CORBST—CORB Status Register | | | | | (Intel® High Definition Audio Controller—D27:F0) | 50 | | | 1.2.22 | CORBSIZE—CORB Size Register | _ | | | | Intel® High Definition Audio Controller—D27:F0) | 5( | | | 1.2.23 | RIRBLBASE—RIRB Lower Base Address Register | _ | | | | (Intel® High Definition Audio Controller—D27:F0) | 51 | | | 1.2.24 | RIRBUBASE—RIRB Upper Base Address Register | _ | | | | (Intel® High Definition Audio Controller—D27:F0) | 51 | | (Intel® High Definition Audio Controller—D27:F0) | 51 | |--------------------------------------------------------------------|---------------------| | 1.2.26 RINTCNT—Response Interrupt Count Register | | | (lotal® High Definition A. P. October 1997 TO) | | | (Intel <sup>®</sup> High Definition Audio Controller—D27:F0) | 52 | | 1.2.27 RIRBCTL—RIRB Control Register | | | (Intel <sup>®</sup> High Definition Audio Controller—D27:F0) | 52 | | 1.2.28 RIRBSTS—RIRB Status Register | | | (Intel® High Definition Audio Controller—D27:F0) | 53 | | 1.2.29 RIRBSIZE—RIRB Size Register | | | (Intel <sup>®</sup> High Definition Audio Controller—D27:F0) | 53 | | 1,2,30 IC—Immediate Command Register | | | (Intel® High Definition Audio Controller—D27:F0) | 53 | | 1.2.31 IR—Immediate Response Register | | | (Intel® High Definition Audio Controller—D27:F0) | 54 | | 1.2.32 IRS—Immediate Command Status Register | | | (Intel® High Definition Audio Controller—D27:F0) | 54 | | 1.2.33 DPLBASE—DMA Position Lower Base Address Register | | | (Intel® High Definition Audio Controller—D27:F0) | 55 | | 1.2.34 DPUBASE—DMA Position Upper Base Address Register | | | (Intel® High Definition Audio Controller—D27:F0) | 55 | | 1.2.35 SDCTL—Stream Descriptor Control Register | | | (Intel® High Definition Audio Controller—D27:F0) | 55 | | 1.2.36 SDSTS—Stream Descriptor Status Register | | | (Intel® High Definition Audio Controller—D27:F0) | 57 | | 1.2.37 SDLPIB—Stream Descriptor Link Position in Buffer | | | Register (Intel® High Definition Audio Controller—D27:F0) | 58 | | 1.2.38 SDCBL—Stream Descriptor Cyclic Buffer Length Register | | | (Intel® High Definition Audio Controller—D27:F0) | 58 | | 1.2.39 SDLVI—Stream Descriptor Last Valid Index Register | | | (Intel® High Definition Audio Controller—D27:F0) | 50 | | 1.2.40 SDFIFOW—Stream Descriptor FIFO Watermark Register | | | (Intel® High Definition Audio Controller—D27:F0) | 50 | | 1.2.41 SDFIFOS—Stream Descriptor FIFO Size Register | | | (Intel® High Definition Audio Controller—D27:F0) | 60 | | 1.2.42 SDFMT—Stream Descriptor Format Register | | | (Intel® High Definition Audio Controller—D27:F0) | 61 | | 1.2.43 SDBDPL—Stream Descriptor Buffer Descriptor List Pointer Lov | | | Register | Wei Dase Address | | (Intel® High Definition Audio Controller—D27:F0) | 62 | | 1.2.44 SDBDPU—Stream Descriptor Buffer Descriptor List Pointer | | | Upper Base Address Register (Intel® High Definition Audio Cor | ntroller—D27·F0) 62 | | | | | AC '97 Audio Controller Registers (D30:F2) | 63 | | 2.1 AC '97 Audio PCI Configuration Space | | | (Audio—D30:F2) | 63 | | 2.1.1 VID—Vendor Identification Register (Audio—D30:F2) | | | 2.1.2 DID—Device Identification Register (Audio—D30:F2) | | | 2.1.3 PCICMD—PCI Command Register (Audio—D30:F2) | | | 2.1.4 PCISTS—PCI Status Register (Audio—D30:F2) | | | 2.1.4 PCISTS—PCI Status Register (Audio—D30.P2) | | | | | | 2.1.6 PI—Programming Interface Register (Audio—D30:F2) | | | 2.1.7 SCC—Sub Class Code Register (Audio—D30:F2) | 6 <i>1</i> | 2 | | 2.1.8 | BCC—Base Class Code Register (Audio—D30:F2) | 67 | |------|---------|----------------------------------------------------------------------------|----| | | 2.1.9 | HEADTYP—Header Type Register (Audio—D30:F2) | 68 | | | 2.1.10 | NAMBAR—Native Audio Mixer Base Address Register (Audio—D30:F2) | 68 | | | 2.1.11 | NABMBAR—Native Audio Bus Mastering Base Address | | | | | Register (Audio—D30:F2) | 69 | | | | MMBAR—Mixer Base Address Register (Audio—D30:F2) | 69 | | | 2.1.13 | MBBAR—Bus Master Base Address Register | 70 | | | 2 1 11 | (Audio—D30:F2)SVID—Subsystem Vendor Identification Register | 70 | | | 2.1.14 | (Audio—D30:F2) | 70 | | | 2.1.15 | SID—Subsystem Identification Register (Audio—D30:F2) | | | | | CAP_PTR—Capabilities Pointer Register (Audio—D30:F2) | | | | | INT_LN—Interrupt Line Register (Audio—D30:F2) | | | | 2.1.18 | INT_PN—Interrupt Pin Register (Audio—D30:F2) | 72 | | | 2.1.19 | PCID—Programmable Codec Identification Register | | | | | (Audio—D30:F2) | 72 | | | | CFG—Configuration Register (Audio—D30:F2) | 72 | | | 2.1.21 | PID—PCI Power Management Capability Identification Register (Audio—D30:F2) | 70 | | | 2.1.22 | | 13 | | | 2.1.22 | (Audio—D30:F2) | 73 | | | 2.1.23 | PCS—Power Management Control and Status Register | | | | | (Audio—D30:F2) | 74 | | 2.2 | AC '97 | Audio I/O Space (D30:F2) | 75 | | | 2.2.1 | x_BDBAR—Buffer Descriptor Base Address Register | | | | | (Audio—D30:F2) | | | | 2.2.2 | x_CIV—Current Index Value Register (Audio—D30:F2) | | | | 2.2.3 | x_LVI—Last Valid Index Register (Audio—D30:F2) | | | | 2.2.4 | x_SR—Status Register (Audio—D30:F2) | 80 | | | 2.2.5 | x_PICB—Position In Current Buffer Register (Audio—D30:F2) | 81 | | | 2.2.6 | x_PIV—Prefetched Index Value Register (Audio—D30:F2) | | | | 2.2.7 | x_CR—Control Register (Audio—D30:F2) | | | | 2.2.8 | GLOB_CNT—Global Control Register (Audio—D30:F2) | | | | 2.2.9 | GLOB_STA—Global Status Register (Audio—D30:F2) | | | | 2.2.10 | | | | | 2.2.11 | | | | AC ' | 97 Mode | m Controller Registers (D30:F3) | 89 | | 3.1 | | Modem PCI Configuration Space (D30:F3) | | | 5.1 | 3.1.1 | VID—Vendor Identification Register (Modem—D30:F3) | | | | 3.1.2 | DID—Device Identification Register (Modem—D30:F3) | | | | 3.1.3 | PCICMD—PCI Command Register (Modem—D30:F3) | | | | 3.1.4 | PCISTS—PCI Status Register (Modem—D30:F3) | | | | 3.1.5 | RID—Revision Identification Register (Modem—D30:F3) | | | | 3.1.6 | PI—Programming Interface Register (Modem—D30:F3) | | | | 3.1.7 | SCC—Sub Class Code Register (Modem—D30:F3) | | | | 3.1.8 | BCC—Base Class Code Register (Modem—D30:F3) | 92 | | | 3.1.9 | HEADTYP—Header Type Register (Modem—D30:F3) | 93 | | | 3.1.10 | MMBAR—Modem Mixer Base Address Register | | 3 #### Contents | | | | (Modem—D30:F3) | | |---|-------|----------------------|----------------------------------------------------------------------------------|-----| | | | 3.1.11 | MBAR—Modem Base Address Register (Modem—D30:F3) | 94 | | | | 3.1.12 | SVID—Subsystem Vendor Identification Register | | | | | | (Modem—D30:F3) | | | | | | SID—Subsystem Identification Register (Modem—D30:F3) | | | | | | CAP_PTR—Capabilities Pointer Register (Modem—D30:F3) | | | | | 3.1.15 | INT_LN—Interrupt Line Register (Modem—D30:F3) | 95 | | | | | INT_PIN—Interrupt Pin Register (Modem—D30:F3) | 96 | | | | 3.1.17 | PID—PCI Power Management Capability Identification | | | | | | Register (Modem—D30:F3) | 96 | | | | 3.1.18 | PC—Power Management Capabilities Register | | | | | | (Modem—D30:F3) | 96 | | | | 3.1.19 | PCS—Power Management Control and Status Register | | | | | | (Modem—D30:F3) | 97 | | | 3.2 | | Modem I/O Space (D30:F3) | 98 | | | | 3.2.1 | x_BDBAR—Buffer Descriptor List Base Address Register | | | | | | (Modem—D30:F3) | 100 | | | | 3.2.2 | x_CIV—Current Index Value Register (Modem—D30:F3) | | | | | 3.2.3 | x_LVI—Last Valid Index Register (Modem—D30:F3) | | | | | 3.2.4 | x_SR—Status Register (Modem—D30:F3) | 101 | | | | 3.2.5 | x_PICB—Position in Current Buffer Register | | | | | | (Modem—D30:F3) | 102 | | | | 3.2.6 | x_PIV—Prefetch Index Value Register | 400 | | | | 0.07 | (Modem—D30:F3) | | | | | 3.2.7 | x_CR—Control Register (Modem—D30:F3) | | | | | 3.2.8 | GLOB_CNT—Global Control Register (Modem—D30:F3) | | | | | 3.2.9 | GLOB_STA—Global Status Register (Modem—D30:F3) | 105 | | | | 3.2.10 | CAS—Codec Access Semaphore Register | 407 | | | | | (Modem—D30:F3) | | | 4 | Intel | B High D | Definition Audio BIOS Considerations | 109 | | | 4.1 | Intel <sup>®</sup> F | High Definition Audio/AC' 97 Signal Mode Selection | 109 | | | ••• | 4.1.1 | Intel® High Definition Audio/AC' 97 Codec Detection | | | | | 4.1.2 | Intel® High Definition Audio Codec Initialization | | | | | | 4.1.2.1 Intel <sup>®</sup> High Definition Audio Codec Architecture Introduction | | | | | | 4.1.2.2 Codec Verb Table | | | | | | 4.1.2.3 Codec Initialization Programming Sequence | | | | | | 4.1.2.4 Codec Initialization Sample Code | | | | | 4.1.3 | Intel® High Definition Audio Codec Initialization on S3 Resume | | | | 4.2 | Intel® F | High Definition Audio Controller Configuration | | | | 4.3 | | High Definition Audio PME Event | | | | | | | | #### **Contents** #### **Figures** | 4-1 | Intel® ICH7 High Definition Audio/AC' 97 Share Signals to Codecs | 109 | |------|------------------------------------------------------------------|-----| | 4-2 | Intel® High Definition Audio Codec Node Structure and Addressing | 113 | | | | | | Гabl | es | | | 1-1 | Intel® High Definition Audio PCI Register Address Map | | | | (Intel® High Definition Audio D27:F0) | 13 | | 1-2 | Intel® High Definition Audio PCI Register Address Map | | | | (Intel® High Definition Audio D27:F0) | 36 | | 2-1 | AC '97 Audio PCI Register Address Map (Audio—D30:F2) | | | 2-2 | Intel® ICH7 Audio Mixer Register Configuration | 75 | | 2-3 | Native Audio Bus Master Control Registers | 77 | | 3-1 | AC '97 Modem PCI Register Address Map (Modem—D30:F3) | 89 | | 3-2 | Intel® ICH7 Modem Mixer Register Configuration | 98 | | | Modem Registers | | | | | | # **Revision History** | Revision | Description | Date | |----------|-----------------|------------| | -001 | Initial release | April 2005 | 8 #### **Contents** # 1 Intel® High Definition Audio Controller Registers (D27:F0) The Intel® HD Audio controller resides in PCI Device 27, Function 0 on bus 0. This function contains a set of DMA engines that are used to move samples of digitally encoded data between system memory and external codecs. Note: All registers in this function (including memory-mapped registers) must be addressable in byte, word, and DWord quantities. The software must always make register accesses on natural boundaries (i.e. DWord accesses must be on DWord boundaries; word accesses on word boundaries, etc.) In addition, the memory-mapped register space must not be accessed with the LOCK semantic exclusive-access mechanism. If software attempts exclusive-access mechanisms to the Intel® HD Audio memory-mapped space, the results are undefined. **Note:** Users interested in providing feedback on the Intel<sup>®</sup> HD Audio specification or planning to implement the Intel<sup>®</sup> High Definition Audio specification into a future product will need to execute the *Intel<sup>®</sup> High Definition Audio Specification Developer's Agreement*. For more information, contact nextgenaudio@intel.com. # 1.1 Intel<sup>®</sup> High Definition Audio PCI Configuration Space (Intel<sup>®</sup> High Definition Audio— D27:F0) *Note:* Address locations that are not shown should be treated as Reserved. Table 1-1. Intel<sup>®</sup> High Definition Audio PCI Register Address Map (Intel<sup>®</sup> High Definition Audio D27:F0) | Offset | Mnemonic | Register Name | Default | Access | |---------|----------|----------------------------------------------------------|---------------------------|----------| | 00h–01h | VID | Vendor Identification | 8086h | RO | | 02h-03h | DID | Device Identification | See register description. | RO | | 04h-05h | PCICMD | PCI Command | 0000h | R/W, RO | | 06h-07h | PCISTS | PCI Status | 0010h | R/WC, RO | | 08h | RID | Revision Identification | See register description. | RO | | 09h | PI | Programming Interface | 00h | RO | | 0Ah | SCC | Sub Class Code | 03h | RO | | 0Bh | BCC | Base Class Code | 04h | RO | | 0Ch | CLS | Cache Line Size | 00h | R/W | | 0Dh | LT | Latency Timer | 00h | RO | | 0Eh | HEADTYP | Header Type | 00h | RO | | 10h–13h | HDBARL | Intel® High Definition Audio Lower Base Address (Memory) | 00000004h | R/W, RO | Table 1-1. Intel<sup>®</sup> High Definition Audio PCI Register Address Map (Intel<sup>®</sup> High Definition Audio D27:F0) | 14h–17h | HDBARU | Intel® High Definition Audio Upper Base Address (Memory) | 00000000h | R/W | |-----------|---------|----------------------------------------------------------|-----------------------------|------------------| | 2Ch-2Dh | SVID | Subsystem Vendor Identification | 0000h | R/WO | | 2Eh-2Fh | SID | Subsystem Identification | 0000h | R/WO | | 34h | CAPPTR | Capability List Pointer | 50h | RO | | 3Ch | INTLN | Interrupt Line | 00h | R/W | | 3Dh | INTPN | Interrupt Pin | See Register<br>Description | RO | | 40h | HDCTL | Intel High Definition Audio Control | 00h | R/W, RO | | 44h | TCSEL | Traffic Class Select | 00h | R/W | | 4Dh | DCKSTS | Docking Status | 80h | R/WO, RO | | 50h-51h | PID | PCI Power Management Capability ID | 6001h | RO | | 52h-53h | PC | Power Management Capabilities | C842 | RO | | 54h–57h | PCS | Power Management Control and Status | 00000000h | R/W, RO,<br>R/WC | | 60h–61h | MID | MSI Capability ID | 7005h | RO | | 62h-63h | MMC | MSI Message Control | 0080h | R/W, RO | | 64h–67h | MMLA | MSI Message Lower Address | 00000000h | R/W, RO | | 68h–6Bh | MMUA | SMI Message Upper Address | 00000000h | R/W | | 6Ch-6Dh | MMD | MSI Message Data | 0000h | R/W | | 70h–71h | PXID | PCI Express* Capability Identifiers | 0010h | RO | | 72h–73h | PXC | PCI Express Capabilities | 0091h | RO | | 74h–77h | DEVCAP | Device Capabilities | 00000000h | RO, R/WO | | 78h–79h | DEVC | Device Control | 0800h | R/W, RO | | 7Ah–7Bh | DEVS | Device Status | 0010h | RO | | 100h-103h | VCCAP | Virtual Channel Enhanced Capability Header | 13010002h | RO | | 104h–107h | PVCCAP1 | Port VC Capability Register 1 | 00000001h | RO | | 108h-10Bh | PVCCAP2 | Port VC Capability Register 2 | 00000000h | RO | | 10Ch-10D | PVCCTL | Port VC Control | 0000h | RO | | 10Eh-10Fh | PVCSTS | Port VC Status | 0000h | RO | | 110h–103h | VC0CAP | VC0 Resource Capability | 00000000h | RO | | 114h–117h | VC0CTL | VC0 Resource Control | 800000FFh | R/W, RO | | 11Ah-11Bh | VC0STS | VC0 Resource Status | 0000h | RO | | 11Ch-11Fh | VCiCAP | VCi Resource Capability | 00000000h | RO | | 120h-123h | VCiCTL | VCi Resource Control | 00000000h | R/W, RO | | 126h-127h | VCiSTS | VCi Resource Status | 0000h | RO | | 130h–133h | RCCAP | Root Complex Link Declaration Enhanced Capability Header | 00010005h | RO | | 134h–137h | ESD | Element Self Description | 0F000100h | RO | | 140h-143h | L1DESC | Link 1 Description | 0000001h | RO | | 148h–14Bh | L1ADDL | Link 1 Lower Address | See Register<br>Description | RO | | 14Ch-14Fh | L1ADDU | Link 1 Upper Address | 00000000h | RO | # 1.1.1 VID—Vendor Identification Register (Intel® High Definition Audio Controller—D27:F0) Offset: 00h-01h Attribute: RO Default Value: 8086h Size: 16 bits | Bit | Description | |------|------------------------------------------------------------------------------------| | 15:0 | <b>Vendor ID</b> — RO. This is a 16-bit value assigned to Intel. Intel VID = 8086h | ### 1.1.2 DID—Device Identification Register (Intel® High Definition Audio Controller—D27:F0) Offset Address: 02h–03h Attribute: RO Default Value: See bit description Size: 16 bits | Bit | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Device ID — RO. This is a 16-bit value assigned to the Intel <sup>®</sup> ICH7 Intel <sup>®</sup> High Definition Audio controller. Refer to the <i>Intel</i> <sup>®</sup> I/O Controller Hub 7 (ICH7) Family Specification Update for the value of the Device ID Register. | # 1.1.3 PCICMD—PCI Command Register (Intel® High Definition Audio Controller—D27:F0) Offset Address: 04h–05h Attribute: R/W, RO Default Value: 0000h Size: 16 bits | Bit | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | Reserved | | 10 | Interrupt Disable (ID) — R/W. 0= The INTx# signals may be asserted. 1= The Intel <sup>®</sup> High Definition Audio controller's INTx# signal will be de-asserted NOTE: This bit does not affect the generation of MSIs. | | 9 | Fast Back to Back Enable (FBE) — RO. Not implemented. Hardwired to 0. | | 8 | SERR# Enable (SERR_EN) — R/W. SERR# is not generated by the ICH7 Intel High Definition Audio Controller. | | 7 | Wait Cycle Control (WCC) — RO. Not implemented. Hardwired to 0. | | 6 | Parity Error Response (PER) — RO. Not implemented. Hardwired to 0. | | 5 | VGA Palette Snoop (VPS). Not implemented. Hardwired to 0. | | 4 | Memory Write and Invalidate Enable (MWIE) — RO. Not implemented. Hardwired to 0. | | 3 | Special Cycle Enable (SCE). Not implemented. Hardwired to 0. | | 2 | Bus Master Enable (BME) — R/W. Controls standard PCI Express* bus mastering capabilities for Memory and I/O, reads and writes. Note that this bit also controls MSI generation since MSIs are essentially Memory writes. 0 = Disable 1 = Enable | | 1 | Memory Space Enable (MSE) — R/W. Enables memory space addresses to the Intel High Definition Audio controller. 0 = Disable 1 = Enable | | 0 | I/O Space Enable (IOSE)—RO. Hardwired to 0 since the Intel High Definition Audio controller does not implement I/O space. | # 1.1.4 PCISTS—PCI Status Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Offset Address: 06h–07h Attribute: RO, R/WC Default Value: 0010h Size: 16 bits | Bit | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Detected Parity Error (DPE) — RO. Not implemented. Hardwired to 0. | | 14 | SERR# Status (SERRS) — RO. Not implemented. Hardwired to 0. | | 13 | Received Master Abort (RMA) — R/WC. Software clears this bit by writing a 1 to it. 0 = No master abort received. 1 = The Intel <sup>®</sup> High Definition Audio controller sets this bit when, as a bus master, it receives a master abort. When set, the Intel High Definition Audio controller clears the run bit for the channel that received the abort. | | 12 | Received Target Abort (RTA) — RO. Not implemented. Hardwired to 0. | | 11 | Signaled Target Abort (STA) — RO. Not implemented. Hardwired to 0. | | 10:9 | DEVSEL# Timing Status (DEV_STS) — RO. Does not apply. Hardwired to 0. | | 8 | Data Parity Error Detected (DPED) — RO. Not implemented. Hardwired to 0. | | 7 | Fast Back to Back Capable (FB2BC) — RO. Does not apply. Hardwired to 0. | | 6 | Reserved. | | 5 | 66 MHz Capable (66MHZ_CAP) — RO. Does not apply. Hardwired to 0. | | 4 | Capabilities List (CAP_LIST) — RO. Hardwired to 1. Indicates that the controller contains a capabilities pointer list. The first item is pointed to by looking at configuration offset 34h. | | 3 | Interrupt Status (IS) — RO. 0 = This bit is 0 after the interrupt is cleared. 1 = This bit is 1 when the INTx# is asserted. Note that this bit is not set by an MSI. | | 2:0 | Reserved. | # 1.1.5 RID—Revision Identification Register (Intel® High Definition Audio Controller—D27:F0) Offset: 08h Attribute: RO Default Value: See bit description Size: 8 Bits | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Revision ID — RO. Refer to the $Intel^{\circledR}$ I/O Controller Hub 7 (ICH7) Family Specification Update for the value of the Revision ID Register. | #### 1.1.6 PI—Programming Interface Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Offset: 09h Attribute: RO Default Value: 00h Size: 8 bits | Bit | Description | |-----|-----------------------------| | 7:0 | Programming Interface — RO. | ### 1.1.7 SCC—Sub Class Code Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 0Ah Attribute: RO Default Value: 03h Size: 8 bits | Bit | Description | |-----|-----------------------------------------------| | 7:0 | Sub Class Code (SCC) — RO. 03h = Audio Device | #### 1.1.8 BCC—Base Class Code Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 0Bh Attribute: RO Default Value: 04h Size: 8 bits | Bit | Description | |-----|-----------------------------------------------------| | 7:0 | Base Class Code (BCC) — RO. 04h = Multimedia device | #### 1.1.9 CLS—Cache Line Size Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset:0ChAttribute:R/WDefault Value:00hSize:8 bits | Bit | Description | |-----|-----------------------------------------------------------------------------------------------| | 7:0 | Cache Line Size — R/W. Implemented as R/W register, but has no functional impact to the ICH7. | #### 1.1.10 LT—Latency Timer Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 0Dh Attribute: RO Default Value: 00h Size: 8 bits | Bit | Description | | |-----|-------------------------------------|--| | 7:0 | Latency Timer — RO. Hardwired to 00 | | #### 1.1.11 HEADTYP—Header Type Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 0Eh Attribute: RO Default Value: 00h Size: 8 bits | Bit | Description | | |-----|------------------------------------|--| | 7:0 | Header Type — RO. Hardwired to 00. | | # 1.1.12 HDBARL—Intel<sup>®</sup> High Definition Audio Lower Base Address Register (Intel<sup>®</sup> High Definition Audio—D27:F0) Address Offset: 10h-13h Attribute: R/W, RO Default Value: 00000004h Size: 32 bits | Bit | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | <b>Lower Base Address (LBA)</b> — R/W. This field contains the base address for the Intel <sup>®</sup> High Definition Audio controller's memory mapped configuration registers; 16 KB are requested by hardwiring bits 13:4 to 0s. | | 13:4 | RO. Hardwired to 0's | | 3 | Prefetchable (PREF) — RO. Hardwired to 0 to indicate that this BAR is NOT prefetchable. | | 2:1 | Address Range (ADDRNG) — RO. Hardwired to 10b, indicating that this BAR can be located anywhere in 64-bit address space. | | 0 | Space Type (SPTYP) — RO. Hardwired to 0. Indicates this BAR is located in memory space. | # 1.1.13 HDBARU—Intel<sup>®</sup> High Definition Audio Upper Base Address Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 14h-17h Attribute: R/W Default Value: 00000000h Size: 32 bits | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | <b>Upper Base Address (UBA)</b> — R/W. This field provides the upper 32 bits of the Base address for the Intel <sup>®</sup> High Definition Audio controller's memory mapped configuration registers. | #### 1.1.14 SVID—Subsystem Vendor Identification Register (Intel® High Definition Audio Controller—D27:F0) Address Offset: 2Ch–2Dh Attribute: R/WO Default Value: 0000h Size: 16 bits The SVID register, in combination with the Subsystem ID register (D27:F0:2Eh), enable the operating environment to distinguish one audio subsystem from the other(s). This register is implemented as write-once register. Once a value is written to it, the value can be read back. Any subsequent writes will have no effect. This register is not affected by the D3<sub>HOT</sub> to D0 transition. | Bit | Description | |------|-----------------------------| | 15:0 | Subsystem Vendor ID — R/WO. | #### 1.1.15 SID—Subsystem Identification Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 2Eh–2Fh Attribute: R/WO Default Value: 0000h Size: 16 bits The SID register, in combination with the Subsystem Vendor ID register (D27:F0:2Ch) make it possible for the operating environment to distinguish one audio subsystem from the other(s). This register is implemented as write-once register. Once a value is written to it, the value can be read back. Any subsequent writes will have no effect. This register is not affected by the D3<sub>HOT</sub> to D0 transition. | | Bit | Description | |---|------|----------------------| | I | 15:0 | Subsystem ID — R/WO. | #### 1.1.16 CAPPTR—Capabilities Pointer Register (Audio—D30:F2) Address Offset: 34h Attribute: RO Default Value: 50h Size: 8 bits This register indicates the offset for the capability pointer. | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Capabilities Pointer (CAP_PTR) — RO. This field indicates that the first capability pointer offset is offset 50h (Power Management Capability). | ### 1.1.17 INTLN—Interrupt Line Register (Intel® High Definition Audio Controller—D27:F0) Address Offset: 3Ch Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | 7:0 | <b>Interrupt Line (INT_LN)</b> — R/W. This data is not used by the Intel <sup>®</sup> ICH7. It is used to communicate to software the interrupt line that is connected to the interrupt pin. | 1 | ### 1.1.18 INTPN—Interrupt Pin Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 3Dh Attribute: RO Default Value: See Description Size: 8 bits | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------| | 7:4 | Reserved. | | 3:0 | Interrupt Pin — RO. This reflects the value of D27IP.ZIP (Chipset Config Registers:Offset 3110h: bits 3:0). | # 1.1.19 HDCTL—Intel<sup>®</sup> High Definition Audio Control Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 40h Attribute: R/W, RO Default Value: 00h Size: 8 bits | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Reserved. | | | BITCLK Detect Clear (CLKDETCLR) — R/W. | | | 0 = Clock detect circuit is operational and maybe enabled. | | 3 | 1 = Writing a 1 to this bit clears bit 1 (CLKDET#) in this register. CLKDET# bit remains clear when this bit is set to 1. | | | <b>NOTE:</b> This bit is not affected by the D3 <sub>HOT</sub> to D0 transition. | | | BITCLK Detect Enable (CLKDETEN) — R/W. | | | 0 = Latches the current state of bit 1 (CLKDET#) in this register | | 2 | 1 = Enables the clock detection circuit | | | <b>NOTE:</b> This bit is not affected by the D3 <sub>HOT</sub> to D0 transition. | | | BITCLK Detected Inverted (CLKDET#) — RO. This bit is modified by hardware. | | | It is set to 0 when the Intel <sup>®</sup> ICH7 detects that the BITCLK is toggling, indicating the presence of an AC'97 codec on the link | | 1 | NOTES: 1. Bit 2 (CLKDETEN) and bit 3 (CLKDETCLR) in this register control the operation of this bit and must be manipulated correctly in order to get a valid CLKDET# indicator. 2. This bit is not affected by the D3 <sub>HOT</sub> to D0 transition. | | | Intel® High Definition Audio/AC '97 Signal Mode — R/W. This bit selects the shared Intel High Definition Audio/AC '97 signals. | | | 0 = AC '97 mode is selected (Default) | | | 1 = Intel High Definition Audio mode is selected | | 0 | NOTES: 1. This bit has no effect on the visibility of the Intel High Definition Audio and AC '97 function configuration space. 2. This bit is in the resume well and only clear on a power-on reset. Software must not makes assumptions about the reset state of this bit and must set it appropriately. | # 1.1.20 TCSEL—Traffic Class Select Register (Intel® High Definition Audio Controller—D27:F0) Address Offset: 44h Attribute: R/W Default Value: 00h Size: 8 bits This register assigned the value to be placed in the TC field. CORB and RIRB data will always be assigned TC0. | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved. | | 2:0 | Intel® HIgh Definition Audio Traffic Class Assignment (TCSEL)— R/W. This register assigns the value to be placed in the Traffic Class field for input data, output data, and buffer descriptor transactions. 000 = TC0 001 = TC1 010 = TC2 011 = TC3 100 = TC4 101 = TC5 110 = TC6 111 = TC7 | | | <b>NOTE</b> : These bits are not reset on D3 <sub>HOT</sub> to D0 transition; however, they are reset by PLTRST#. | # 1.1.21 DCKSTS—Docking Status Register (Intel® High Definition Audio Controller—D27:F0) Address Offset: 4Dh Attribute: R/WO, RO Default Value: 80h Size: 8 bits | Bit | Description | |-----|-------------------------------------| | 7 | BIOS is required to clear this bit. | | 6:1 | Reserved. | | 0 | Reserved. | # 1.1.22 PID—PCI Power Management Capability ID Register (Intel® High Definition Audio Controller—D27:F0) Address Offset:50h-51hAttribute:RODefault Value:6001hSize:16 bits | Bit | Description | |------|--------------------------------------------------------------------------------------------------------| | 15:8 | Next Capability (Next) — RO. Hardwired to 60h. Points to the next capability structure (MSI). | | 7:0 | Cap ID (CAP) — RO. Hardwired to 01h. Indicates that this pointer is a PCI power management capability. | # 1.1.23 PC—Power Management Capabilities Register (Intel® High Definition Audio Controller—D27:F0) Address Offset: 52h–53h Attribute: RO Default Value: C842h Size: 16 bits | Bit | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------| | 15:11 | PME Support — RO. Hardwired to 11001b. Indicates PME# can be generated from D3 and D0 states. | | 10 | D2 Support — RO. Hardwired to 0. Indicates that D2 state is not supported. | | 9 | D1 Support —RO. Hardwired to 0. Indicates that D1 state is not supported. | | 8:6 | Aux Current — RO. Hardwired to 001b. Reports 55 mA maximum suspend well current required when in the D3 <sub>COLD</sub> state. | | 5 | Device Specific Initialization (DSI) — RO. Hardwired to 0. Indicates that no device specific initialization is required. | | 4 | Reserved | | 3 | PME Clock (PMEC) — RO. Does not apply. Hardwired to 0. | | 2:0 | Version — RO. Hardwired to 010b. Indicates support for version 1.1 of the PCI Power Management Specification. | # 1.1.24 PCS—Power Management Control and Status Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 54h–57h Attribute: RO, R/W, R/WC Default Value: 00000000h Size: 32 bits | Bit | Description | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | Data — RO. Does not apply. Hardwired to 0. | | 23 | Bus Power/Clock Control Enable — RO. Does not apply. Hardwired to 0. | | 22 | B2/B3 Support — RO. Does not apply. Hardwired to 0. | | 21:16 | Reserved. | | 15 | PME Status (PMES) — R/WC. 0 = Software clears the bit by writing a 1 to it. 1 = This bit is set when the Intel <sup>®</sup> High Definition Audio controller would normally assert the PME# signal independent of the state of the PME_EN bit (bit 8 in this register) This bit is in the resume well and only cleared on a power-on reset. Software must not make assumptions about the reset state of this bit and must set it appropriately. | | 14:9 | Reserved | | 8 | PME Enable (PMEE) — R/W. 0 = Disable 1 = when set and if corresponding PMES also set, the Intel High Definition Audio controller sets the AC97_STS bit in the GPE0_STS register (PMBASE +28h). The AC97_STS bit is shared by AC '97 and Intel High Definition Audio functions since they are mutually exclusive. This bit is in the resume well and only cleared on a power-on reset. Software must not make assumptions about the reset state of this bit and must set it appropriately. | | 7:2 | Reserved | | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Power State (PS) — R/W. This field is used both to determine the current power state of the Intel High Definition Audio controller and to set a new power state. | | | 00 = D0 state | | | 11 = D3 <sub>HOT</sub> state | | | Others = reserved | | 1:0 | NOTES: 1. If software attempts to write a value of 01b or 10b in to this field, the write operation must complete normally; however, the data is discarded and no state change occurs. 2. When in the D3 <sub>HOT</sub> states, the Intel High Definition Audio controller's configuration space is available, but the I/O and memory space are not. Additionally, interrupts are blocked. 3. When software changes this value from D3 <sub>HOT</sub> state to the D0 state, an internal warm (soft) reset is generated, and software must re-initialize the function. | ### 1.1.25 MID—MSI Capability ID Register (Intel® High Definition Audio Controller—D27:F0) Address Offset: 60h-61h Attribute: RO Default Value: 7005h Size: 16 bits | Bit | Description | |------|-------------------------------------------------------------------------------------------------| | 15:8 | Next Capability (Next) — RO. Hardwired to 70h. Points to the PCI Express* capability structure. | | 7:0 | Cap ID (CAP) — RO. Hardwired to 05h. Indicates that this pointer is a MSI capability | # 1.1.26 MMC—MSI Message Control Register (Intel® High Definition Audio Controller—D27:F0) Address Offset: 62h–63h Attribute: RO, R/W Default Value: 0080h Size: 16 bits | Bit | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Reserved | | 7 | 64b Address Capability (64ADD) — RO. Hardwired to 1 indicating the ability to generate a 64-bit message address | | 6:4 | Multiple Message Enable (MME) — RO. Normally this is a R/W register. However, since only 1 message is supported, these bits are hardwired to 000 = 1 message. | | 3:1 | Multiple Message Capable (MMC) — RO. Hardwired to 0 indicating request for 1 message. | | 0 | MSI Enable (ME) — R/W. 0 = an MSI may not be generated 1 = an MSI will be generated instead of an INTx signal. | #### 1.1.27 MMLA—MSI Message Lower Address Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 64h–67h Attribute: RO, R/W Default Value: 00000000h Size: 32 bits | Bit | Description | |------|------------------------------------------------------------------------| | 31:2 | Message Lower Address (MLA) — R/W. Lower address used for MSI message. | | 1:0 | Reserved. | #### 1.1.28 MMUA—MSI Message Upper Address Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 68h–6Bh Attribute: R/W Default Value: 00000000h Size: 32 bits | Bit | Description | |------|-----------------------------------------------------------------------------------| | 31:0 | Message Upper Address (MUA) — R/W. Upper 32-bits of address used for MSI message. | ### 1.1.29 MMD—MSI Message Data Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 6Ch–6Dh Attribute: R/W Default Value: 0000h Size: 16 bits | Bit | Description | |------|-----------------------------------------------------| | 15:0 | Message Data (MD) — R/W. Data used for MSI message. | #### 1.1.30 PXID—PCI Express\* Capability ID Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 70h-71h Attribute: RO Default Value: 0010h Size: 16 bits | Bit | Description | |------|----------------------------------------------------------------------------------------------------------------| | 15:8 | Next Capability (Next) — RO. Hardwired to 0. Indicates that this is the last capability structure in the list. | | 7:0 | Cap ID (CAP) — RO. Hardwired to 10h. Indicates that this pointer is a PCI Express* capability structure. | # 1.1.31 PXC—PCI Express\* Capabilities Register (Intel® High Definition Audio Controller—D27:F0) Address Offset: 72h–73h Attribute: RO Default Value: 0091h Size: 16 bits | Bit | Description | |-------|--------------------------------------------------------------------------------------------------------------------| | 15:14 | Reserved | | 13:9 | Interrupt Message Number (IMN) — RO. Hardwired to 0. | | 8 | Slot Implemented (SI) — RO. Hardwired to 0. | | 7:4 | Device/Port Type (DPT) — RO. Hardwired to 1001b. Indicates that this is a Root Complex Integrated endpoint device. | | 3:0 | Capability Version (CV) — RO. Hardwired to 0001b. Indicates version #1 PCI Express capability. | # 1.1.32 DEVCAP—Device Capabilities Register (Intel® High Definition Audio Controller—D27:F0) Address Offset: 74h–77h Attribute: R/WO, RO Default Value: 00000000h Size: 32 bits | Bit | Description | |-------|-------------------------------------------------------------------------------------------------------| | 31:28 | Reserved | | 27:26 | Captured Slot Power Limit Scale (SPLS) — RO. Hardwired to 0. | | 25:18 | Captured Slot Power Limit Value (SPLV) — RO. Hardwired to 0. | | 17:15 | Reserved | | 14 | Power Indicator Present — RO. Hardwired to 0. | | 13 | Attention Indicator Present — RO. Hardwired to 0. | | 12 | Attention Button Present — RO. Hardwired to 0. | | 11:9 | Endpoint L1 Acceptable Latency — R/WO. | | 8:6 | Endpoint L0s Acceptable Latency — R/WO. | | 5 | Extended Tag Field Support — RO. Hardwired to 0. Indicates 5-bit tag field support | | 4:3 | Phantom Functions Supported — RO. Hardwired to 0. Indicates that phantom functions are not supported. | | 2:0 | Max Payload Size Supported — RO. Hardwired to 0. Indicates 128-B maximum payload size capability. | # 1.1.33 DEVC—Device Control Register (Intel® High Definition Audio Controller—D27:F0) Address Offset: 78h–79h Attribute: R/W, RO Default Value: 0800h Size: 16 bits | Bit | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Reserved | | 14:12 | Max Read Request Size — RO. Hardwired to 0 enabling 128B maximum read request size. | | 11 | No Snoop Enable (NSNPEN) — R/W. 0 = The Intel <sup>®</sup> High Definition Audio controller will not set the No Snoop bit. In this case, isochronous transfers will not use VC1 (VCi) even if it is enabled since VC1 is never snooped. Isochronous transfers will use VC0. 1 = The Intel High Definition Audio controller is permitted to set the No Snoop bit in the Requester Attributes of a bus master transaction. In this case, VC0 or VC1 may be used for isochronous transfers. NOTE: This bit is not reset on D3 <sub>HOT</sub> to D0 transition; however, it is reset by PLTRST#. | | 10 | Auxiliary Power Enable — RO. Hardwired to 0, indicating that Intel High Definition Audio device does not draw AUX power. | | 9 | Phantom Function Enable — RO. Hardwired to 0 disabling phantom functions. | | 8 | Extended Tag Field Enable — RO. Hardwired to 0 enabling 5-bit tag. | | 7:5 | Max Payload Size — RO. Hardwired to 0 indicating 128B. | | 4 | Enable Relaxed Ordering — RO. Hardwired to 0 disabling relaxed ordering. | | 3 | Unsupported Request Reporting Enable — RO. Not implemented. Hardwired to 0. | | 2 | Fatal Error Reporting Enable — RO. Not implemented. Hardwired to 0. | | 1 | Non-Fatal Error Reporting Enable — RO. Not implemented. Hardwired to 0. | | 0 | Correctable Error Reporting Enable — RO. Not implemented. Hardwired to 0. | ### 1.1.34 DEVS—Device Status Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 7Ah–7Bh Attribute: RO Default Value: 0010h Size: 16 bits | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:6 | Reserved | | 5 | Transactions Pending — RO. 0 = Indicates that completions for all non-posted requests have been received. 1 = Indicates that Intel <sup>®</sup> High Definition Audio controller has issued non-posted requests that have not been completed. | | 4 | AUX Power Detected — RO. Hardwired to 1 indicating the device is connected to resume power. | | 3 | Unsupported Request Detected — RO. Not implemented. Hardwired to 0. | | 2 | Fatal Error Detected — RO. Not implemented. Hardwired to 0. | | 1 | Non-Fatal Error Detected — RO. Not implemented. Hardwired to 0. | | 0 | Correctable Error Detected — RO. Not implemented. Hardwired to 0. | # 1.1.35 VCCAP—Virtual Channel Enhanced Capability Header (Intel® High Definition Audio Controller—D27:F0) Address Offset: 100h–103h Attribute: RO Default Value: 13010002h Size: 32 bits | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | Next Capability Offset — RO. Hardwired to 130h. Points to the next capability header that is the Root Complex Link Declaration Enhanced Capability Header. | | 19:16 | Capability Version — RO. Hardwired to 1h. | | 15:0 | PCI Express* Extended Capability — RO. Hardwired to 0002h. | ### 1.1.36 PVCCAP1—Port VC Capability Register 1 (Intel® High Definition Audio Controller—D27:F0) Address Offset: 104h–107h Attribute: RO Default Value: 00000001h Size: 32 bits | Bit | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | Reserved. | | 11:10 | Port Arbitration Table Entry Size — RO. Hardwired to 0 since this is an endpoint device. | | 9:8 | Reference Clock — RO. Hardwired to 0 since this is an endpoint device. | | 7 | Reserved. | | 6:4 | Low Priority Extended VC Count — RO. Hardwired to 0. Indicates that only VC0 belongs to the low priority VC group. | | 3 | Reserved. | | 2:0 | Extended VC Count — RO. Hardwired to 001b. Indicates that 1 extended VC (in addition to VC0) is supported by the Intel <sup>®</sup> High Definition Audio controller. | #### 1.1.37 PVCCAP2 — Port VC Capability Register 2 (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 108h–10Bh Attribute: RO Default Value: 00000000h Size: 32 bits | Bit | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | VC Arbitration Table Offset — RO. Hardwired to 0 indicating that a VC arbitration table is not present. | | 23:8 | Reserved. | | 7:0 | VC Arbitration Capability — RO. Hardwired to 0. These bits are not applicable since the Intel <sup>®</sup> High Definition Audio controller reports a 0 in the Low Priority Extended VC Count bits in the PVCCAP1 register. | #### 1.1.38 PVCCTL — Port VC Control Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 10Ch-10Dh Attribute: RO Default Value: 0000h Size: 16 bits | Bit | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | Reserved. | | 3:1 | VC Arbitration Select — RO. Hardwired to 0. Normally these bits are R/W. However, these bits are not applicable since the Intel <sup>®</sup> High Definition Audio controller reports a 0 in the Low Priority Extended VC Count bits in the PVCCAP1 register. | | 0 | Load VC Arbitration Table — RO. Hardwired to 0 since an arbitration table is not present. | #### 1.1.39 PVCSTS—Port VC Status Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 10Eh-10Fh Attribute: RO Default Value: 0000h Size: 16 bits | Bit | Description | |------|---------------------------------------------------------------------------------------------| | 15:1 | Reserved. | | 0 | VC Arbitration Table Status — RO. Hardwired to 0 since an arbitration table is not present. | #### 1.1.40 VC0CAP—VC0 Resource Capability Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 110h–113h Attribute: RO Default Value: 00000000h Size: 32 bits | Bit | Description | |-------|--------------------------------------------------------------------------------------------------------| | 31:24 | Port Arbitration Table Offset — RO. Hardwired to 0 since this field is not valid for endpoint devices. | | 23 | Reserved. | | 22:16 | Maximum Time Slots — RO. Hardwired to 0 since this field is not valid for endpoint devices. | | 15 | Reject Snoop Transactions — RO. Hardwired to 0 since this field is not valid for endpoint devices. | | 14 | Advanced Packet Switching — RO. Hardwired to 0 since this field is not valid for endpoint devices. | | 13:8 | Reserved. | | 7:0 | Port Arbitration Capability — RO. Hardwired to 0 since this field is not valid for endpoint devices. | #### 1.1.41 VC0CTL—VC0 Resource Control Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 114h–117h Attribute: R/W, RO Default Value: 800000FFh Size: 32 bits | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------| | 31 | VC0 Enable — RO. Hardwired to 1 for VC0. | | 30:27 | Reserved. | | 26:24 | VC0 ID — RO. Hardwired to 0 since the first VC is always assigned as VC0. | | 23:20 | Reserved. | | 19:17 | Port Arbitration Select — RO. Hardwired to 0 since this field is not valid for endpoint devices. | | 16 | Load Port Arbitration Table — RO. Hardwired to 0 since this field is not valid for endpoint devices. | | 15:8 | Reserved. | | 7:0 | <b>TC/VC0 Map</b> — R/W, RO. Bit 0 is hardwired to 1 since TC0 is always mapped VC0. Bits [7:1] are implemented as R/W bits. | #### 1.1.42 VC0STS—VC0 Resource Status Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 11Ah–11Bh Attribute: RO Default Value: 0000h Size: 16 bits | Bit | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 15:2 | Reserved. | | 1 | VC0 Negotiation Pending — RO. Hardwired to 0 since this bit does not apply to the integrated Intel <sup>®</sup> High Definition Audio device. | | 0 | Port Arbitration Table Status — RO. Hardwired to 0 since this field is not valid for endpoint devices. | # 1.1.43 VCiCAP—VCi Resource Capability Register (Intel® High Definition Audio Controller—D27:F0) Address Offset: 11Ch–11Fh Attribute: RO Default Value: 0000000h Size: 32 bits | Bit | Description | |-------|--------------------------------------------------------------------------------------------------------| | 31:24 | Port Arbitration Table Offset — RO. Hardwired to 0 since this field is not valid for endpoint devices. | | 23 | Reserved. | | 22:16 | Maximum Time Slots — RO. Hardwired to 0 since this field is not valid for endpoint devices. | | 15 | Reject Snoop Transactions — RO. Hardwired to 0 since this field is not valid for endpoint devices. | | 14 | Advanced Packet Switching — RO. Hardwired to 0 since this field is not valid for endpoint devices. | | 13:8 | Reserved | | 7:0 | Port Arbitration Capability — RO. Hardwired to 0 since this field is not valid for endpoint devices. | ### 1.1.44 VCiCTL—VCi Resource Control Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 120h–123h Attribute: R/W, RO Default Value: 00000000h Size: 32 bits | Bit | Description | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | VCi Enable — R/W. | | | 0 = VCi is disabled | | 31 | 1 = VCi is enabled | | | <b>NOTE:</b> This bit is not reset on D3 <sub>HOT</sub> to D0 transition; however, it is reset by PLTRST#. | | 30:27 | Reserved. | | 26:24 | VCi ID — R/W. This field assigns a VC ID to the VCi resource. This field is not used by the ICH7 hardware, but it is R/W to avoid confusing software. | | 23:20 | Reserved. | | 19:17 | Port Arbitration Select — RO. Hardwired to 0 since this field is not valid for endpoint devices. | | 16 | Load Port Arbitration Table — RO. Hardwired to 0 since this field is not valid for endpoint devices. | | 15:8 | Reserved. | | 7:0 | <b>TC/VCi Map</b> — R/W, RO. This field indicates the TCs that are mapped to the VCi resource. Bit 0 is hardwired to 0 indicating that it cannot be mapped to VCi. Bits [7:1] are implemented as R/W bits. This field is not used by the ICH7 hardware, but it is R/W to avoid confusing software. | #### 1.1.45 VCiSTS—VCi Resource Status Register (Intel® High Definition Audio Controller—D27:F0) Address Offset: 126h–127h Attribute: RO Default Value: 0000h Size: 16 bits | Bit | Description | |------|--------------------------------------------------------------------------------------------------------| | 15:2 | Reserved. | | 1 | VCi Negotiation Pending — RO. Does not apply. Hardwired to 0. | | 0 | Port Arbitration Table Status — RO. Hardwired to 0 since this field is not valid for endpoint devices. | # 1.1.46 RCCAP—Root Complex Link Declaration Enhanced Capability Header Register (Intel® High Definition Audio Controller—D27:F0) Address Offset: 130h–133h Attribute: RO Default Value: 00010005h Size: 32 bits | Bit | Description | |-------|-------------------------------------------------------------------------------------| | 31:20 | Next Capability Offset — RO. Hardwired to 0 indicating this is the last capability. | | 19:16 | Capability Version — RO. Hardwired to 1h. | | 15:0 | PCI Express* Extended Capability ID — RO. Hardwired to 0005h. | ### 1.1.47 ESD—Element Self Description Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 134h–137h Attribute: RO Default Value: 0F000100h Size: 32 bits | Bit | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | Port Number — RO. Hardwired to 0Fh indicating that the Intel <sup>®</sup> High Definition Audio controller is assigned as Port #15d. | | 23:16 | Component ID — RO. This field returns the value of the ESD.CID field of the chip configuration section. ESD.CID is programmed by BIOS. | | 15:8 | Number of Link Entries — RO. The Intel High Definition Audio only connects to one device, the ICH7 egress port. Therefore this field reports a value of 1h. | | 7:4 | Reserved. | | 3:0 | Element Type (ELTYP) — RO. The Intel High Definition Audio controller is an integrated Root Complex Device. Therefore, the field reports a value of 0h. | 34 #### 1.1.48 L1DESC—Link 1 Description Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 140h–143h Attribute: RO Default Value: 00000001h Size: 32 bits | Bit | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | Target Port Number — RO. The Intel <sup>®</sup> High Definition Audio controller targets the Intel <sup>®</sup> ICH7's Port #0. | | 23:16 | Target Component ID — RO. This field returns the value of the ESD.CID field of the chip configuration section. ESD.CID is programmed by BIOS. | | 15:2 | Reserved. | | 1 | Link Type — RO. Hardwired to 0 indicating Type 0. | | 0 | Link Valid — RO. Hardwired to 1. | ### 1.1.49 L1ADDL—Link 1 Lower Address Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 148h—14Bh Attribute: RO Default Value: See Register Description Size: 32 bits | Bit | Description | |-------|-----------------------------------------------------------------------------------------------------------| | 31:14 | Link 1 Lower Address — RO. Hardwired to match the RCBA register value in the PCI-LPC bridge (D31:F0:F0h). | | 13:0 | Reserved. | ### 1.1.50 L1ADDU—Link 1 Upper Address Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Address Offset: 14Ch–14Fh Attribute: RO Default Value: 00000000h Size: 32 bits | Bit | Description | |------|----------------------------------------------------| | 31:0 | Link 1 Upper Address — RO. Hardwired to 00000000h. | # 1.2 Intel<sup>®</sup> High Definition Audio Memory Mapped Configuration Registers (Intel<sup>®</sup> High Definition Audio— D27:F0) The base memory location for these memory mapped configuration registers is specified in the HDBAR register (D27:F0:offset 10h and D27:F0:offset 14h). The individual registers are then accessible at HDBAR + Offset as indicated in Table 1-2. These memory mapped registers must be accessed in byte, word, or DWord quantities. Table 1-2. Intel<sup>®</sup> High Definition Audio PCI Register Address Map (Intel<sup>®</sup> High Definition Audio D27:F0) (Sheet 1 of 4) | HDBAR +<br>Offset | Mnemonic | Register Name | Default | Access | |-------------------|------------|----------------------------------|-----------|---------| | 00h–01h | GCAP | Global Capabilities | 4401h | RO | | 02h | VMIN | Minor Version | 00h | RO | | 03h | VMAJ | Major Version | 01h | RO | | 04h-05h | OUTPAY | Output Payload Capability | 003Ch | RO | | 06h–07h | INPAY | Input Payload Capability | 001Dh | RO | | 08h-0Bh | GCTL | Global Control | 00000000h | R/W | | 0Ch-0Dh | WAKEEN | Wake Enable | 0000h | R/W | | 0Eh-0Fh | STATESTS | State Change Status | 0000h | R/WC | | 10h–11h | GSTS | Global Status | 0000h | R/WC | | 12h-13h | Rsv | Reserved | 0000h | RO | | 18h–19h | OUTSTRMPAY | Output Stream Payload Capability | 0030h | RO | | 1Ah-1Bh | INSTRMPAY | Input Stream Payload Capability | 0018h | RO | | 1Ch-1Fh | Rsv | Reserved | 00000000h | RO | | 20h-23h | INTCTL | Interrupt Control | 00000000h | R/W | | 24h-27h | INTSTS | Interrupt Status | 00000000h | RO | | 30h-33h | WALCLK | Wall Clock Counter | 00000000h | RO | | 34h-37h | SSYNC | Stream Synchronization | 00000000h | R/W | | 40h–43h | CORBLBASE | CORB Lower Base Address | 00000000h | R/W, RO | | 44h–47h | CORBUBASE | CORB Upper Base Address | 00000000h | R/W | | 48h–49h | CORBWP | CORB Write Pointer | 0000h | R/W | | 4Ah–4Bh | CORBRP | CORB Read Pointer | 0000h | R/W | | 4Ch | CORBCTL | CORB Control | 00h | R/W | | 4Dh | CORBST | CORB Status | 00h | R/WC | | 4Eh | CORBSIZE | CORB Size | 42h | RO | | 50h-53h | RIRBLBASE | RIRB Lower Base Address | 00000000h | R/W, RO | | 54h-57h | RIRBUBASE | RIRB Upper Base Address | 00000000h | R/W | | 58h-59h | RIRBWP | RIRB Write Pointer | 0000h | R/W, RO | | 5Ah–5Bh | RINTCNT | Response Interrupt Count | 0000h | R/W | Table 1-2. Intel<sup>®</sup> High Definition Audio PCI Register Address Map (Intel<sup>®</sup> High Definition Audio D27:F0) (Sheet 2 of 4) | HDBAR +<br>Offset | Mnemonic | Register Name | Default | Access | |-------------------|-----------|------------------------------------------------------------|-----------|-----------| | 5Ch | RIRBCTL | RIRB Control | 00h | R/W | | 5Dh | RIRBSTS | RIRB Status | 00h | R/WC | | 5Eh | RIRBSIZE | RIRB Size | 42h | RO | | 60h–63h | IC | Immediate Command | 00000000h | R/W | | 64h–67h | IR | Immediate Response | 00000000h | RO | | 68h–69h | IRS | Immediate Command Status | 0000h | R/W, R/WC | | 70h–73h | DPLBASE | DMA Position Lower Base Address | 00000000h | R/W, RO | | 74h–77h | DPUBASE | DMA Position Upper Base Address | 00000000h | R/W | | 80–82h | ISD0CTL | Input Stream Descriptor 0 (ISD0) Control | 040000h | R/W, RO | | 83h | ISD0STS | ISD0 Status | 00h | R/WC, RO | | 84h–87h | ISD0LPIB | ISD0 Link Position in Buffer | 00000000h | RO | | 88h-8Bh | ISD0CBL | ISD0 Cyclic Buffer Length | 00000000h | R/W | | 8Ch-8Dh | ISD0LVI | ISD0 Last Valid Index | 0000h | R/W | | 8Eh-8F | ISD0FIFOW | ISD0 FIFO Watermark | 0004h | R/W | | 90h–91h | ISD0FIFOS | ISD0 FIFO Size | 0077h | RO | | 92h–93h | ISD0FMT | ISD0 Format | 0000h | R/W | | 98h–9Bh | ISD0BDPL | ISD0 Buffer Descriptor List Pointer-Lower<br>Base Address | 00000000h | R/W, RO | | 9Ch-9Fh | ISD0BDPU | ISD0 Buffer Description List Pointer-Upper<br>Base Address | 00000000h | R/W | | A0h-A2h | ISD1CTL | Input Stream Descriptor 1(ISD01) Control | 040000h | R/W, RO | | A3h | ISD1STS | ISD1 Status | 00h | R/WC, RO | | A4h–A7h | ISD1LPIB | ISD1 Link Position in Buffer | 00000000h | RO | | A8h–ABh | ISD1CBL | ISD1 Cyclic Buffer Length | 00000000h | R/W | | ACh-ADh | ISD1LVI | ISD1 Last Valid Index | 0000h | R/W | | AEh-AFh | ISD1FIFOW | ISD1 FIFO Watermark | 0004h | R/W | | B0h-B1h | ISD1FIFOS | ISD1 FIFO Size | 0077h | RO | | B2-B3h | ISD1FMT | ISD1 Format | 0000h | R/W | | B8-BBh | ISD1BDPL | ISD1 Buffer Descriptor List Pointer-Lower<br>Base Address | 00000000h | R/W, RO | | BCh-BFh | ISD1BDPU | ISD1 Buffer Description List Pointer-Upper<br>Base Address | 00000000h | R/W | | C0h-C2h | ISD2CTL | Input Stream Descriptor 2 (ISD2) Control | 040000h | R/W, RO | | C3h | ISD2STS | ISD2 Status | 00h | R/WC, RO | | Ch4-C7h | ISD2LPIB | ISD2 Link Position in Buffer | 00000000h | RO | | C8h-CBh | ISD2CBL | ISD2 Cyclic Buffer Length | 00000000h | R/W | | CCh-CDh | ISD2LVI | ISD2 Last Valid Index | 0000h | R/W | | CEh-CFh | ISD1FIFOW | ISD1 FIFO Watermark | 0004h | R/W | Table 1-2. Intel<sup>®</sup> High Definition Audio PCI Register Address Map (Intel<sup>®</sup> High Definition Audio D27:F0) (Sheet 3 of 4) | HDBAR +<br>Offset | Mnemonic | Register Name | Default | Access | |-------------------|-----------|------------------------------------------------------------|-----------|----------| | D0h–D1h | ISD2FIFOS | ISD2 FIFO Size | 0077h | RO | | D2h-D3h | ISD2FMT | ISD2 Format | 0000h | R/W | | D8h–DBh | ISD2BDPL | ISD2 Buffer Descriptor List Pointer-Lower<br>Base Address | 00000000h | R/W, RO | | DCh-DFh | ISD2BDPU | ISD2 Buffer Description List Pointer-Upper<br>Base Address | 00000000h | R/W | | E0h-E2h | ISD3CTL | Input Stream Descriptor 3 (ISD3) Control | 040000h | R/W, RO | | E3h | ISD3STS | ISD3 Status | 00h | R/WC, RO | | E4h-E7h | ISD3LPIB | ISD3 Link Position in Buffer | 00000000h | RO | | E8h-EBh | ISD3CBL | ISD3 Cyclic Buffer Length | 00000000h | R/W | | ECh-EDh | ISD3LVI | ISD3 Last Valid Index | 0000h | R/W | | EEh-EFh | ISD3FIFOW | ISD3 FIFO Watermark | 0004h | R/W | | F0h-F1h | ISD3FIFOS | ISD3 FIFO Size | 0077h | RO | | F2h-F3h | ISD3FMT | ISD3 Format | 0000h | R/W | | F8h-FBh | ISD3BDPL | ISD3 Buffer Descriptor List Pointer-Lower<br>Base Address | 00000000h | R/W, RO | | FCh-FFh | ISD3BDPU | ISD3 Buffer Description List Pointer-Upper<br>Base Address | 00000000h | R/W | | 100h-102h | OSD0CTL | Output Stream Descriptor 0 (OSD0) Control | 040000h | R/W, RO | | 103h | OSD0STS | OSD0 Status | 00h | R/WC, RO | | 104h–107h | OSD0LPIB | OSD0 Link Position in Buffer | 00000000h | RO | | 108h-10Bh | OSD0CBL | OSD0 Cyclic Buffer Length | 00000000h | R/W | | 10Ch-10Dh | OSD0LVI | OSD0 Last Valid Index | 0000h | R/W | | 10Eh-10Fh | OSD0FIFOW | OSD0 FIFO Watermark | 0004h | R/W | | 110h–111h | OSD0FIFOS | OSD0 FIFO Size | 00BFh | R/W | | 112–113h | OSD0FMT | OSD0 Format | 0000h | R/W | | 118h–11Bh | OSD0BDPL | OSD0 Buffer Descriptor List Pointer-Lower<br>Base Address | 00000000h | R/W, RO | | 11Ch-11Fh | OSD0BDPU | OSD0 Buffer Description List Pointer-Upper<br>Base Address | 00000000h | R/W | | 120h-122h | OSD1CTL | Output Stream Descriptor 1 (OSD1) Control | 040000h | R/W, RO | | 123h | OSD1STS | OSD1 Status | 00h | R/WC, RO | | 124h-127h | OSD1LPIB | OSD1 Link Position in Buffer | 00000000h | RO | | 128h-12Bh | OSD1CBL | OSD1 Cyclic Buffer Length | 00000000h | R/W | | 12Ch-12Dh | OSD1LVI | OSD1 Last Valid Index | 0000h | R/W | | 12Eh-12Fh | OSD1FIFOW | OSD1 FIFO Watermark | 0004h | R/W | | 130h–131h | OSD1FIFOS | OSD1 FIFO Size | 00BFh | R/W | | 132h-133h | OSD1FMT | OSD1 Format | 0000h | R/W | Table 1-2. Intel<sup>®</sup> High Definition Audio PCI Register Address Map (Intel<sup>®</sup> High Definition Audio D27:F0) (Sheet 4 of 4) | HDBAR +<br>Offset | Mnemonic | Register Name | Default | Access | |-------------------|-----------|------------------------------------------------------------|-----------|----------| | 138h-13Bh | OSD1BDPL | OSD1 Buffer Descriptor List Pointer-Lower<br>Base Address | 00000000h | R/W, RO | | 13Ch-13Fh | OSD1BDPU | OSD1 Buffer Description List Pointer-Upper<br>Base Address | 00000000h | R/W | | 140h-142h | OSD2CTL | Output Stream Descriptor 2 (OSD2) Control | 040000h | R/W, RO | | 143h | OSD2STS | OSD2 Status | 00h | R/WC, RO | | 144h–147h | OSD2LPIB | OSD2 Link Position in Buffer | 00000000h | RO | | 148h-14Bh | OSD2CBL | OSD2 Cyclic Buffer Length | 00000000h | R/W | | 14Ch-14Dh | OSD2LVI | OSD2 Last Valid Index | 0000h | R/W | | 14Eh-14Fh | OSD2FIFOW | OSD2 FIFO Watermark | 0004h | R/W | | 150h–151h | OSD2FIFOS | OSD2 FIFO Size | 00BFh | R/W | | 152h-153h | OSD2FMT | OSD2 Format | 0000h | R/W | | 158h-15Bh | OSD2BDPL | OSD2 Buffer Descriptor List Pointer-Lower<br>Base Address | 00000000h | R/W, RO | | 15Ch-15Fh | OSD2BDPU | OSD2 Buffer Description List Pointer-Upper<br>Base Address | 00000000h | R/W | | 160h-162h | OSD3CTL | Output Stream Descriptor 3 (OSD3) Control | 040000h | R/W, RO | | 163h | OSD3STS | OSD3 Status | 00h | R/WC, RO | | 164h–167h | OSD3LPIB | OSD3 Link Position in Buffer | 00000000h | RO | | 168h-16Bh | OSD3CBL | OSD3 Cyclic Buffer Length | 00000000h | R/W | | 16Ch-16Dh | OSD3LVI | OSD3 Last Valid Index | 0000h | R/W | | 16Eh-16Fh | OSD3FIFOW | OSD3 FIFO Watermark | 0004h | R/W | | 170h–171h | OSD3FIFOS | OSD3 FIFO Size | 00BFh | R/W | | 172h-173h | OSD3FMT | OSD3 Format | 0000h | R/W | | 178h-17Bh | OSD3BDPL | OSD3 Buffer Descriptor List Pointer-Lower<br>Base Address | 00000000h | R/W, RO | | 17Ch-17Fh | OSD3BDPU | OSD3 Buffer Description List Pointer-Upper<br>Base Address | 00000000h | R/W | # 1.2.1 GCAP—Global Capabilities Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 00h Attribute: RO Default Value: 4401h Size: 16 bits | Bit | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Number of Output Stream Supported — RO. Hardwired to 0100b indicating that the ICH7 Intel <sup>®</sup> High Definition Audio controller supports 4 output streams. | | 11:8 | Number of Input Stream Supported — RO. Hardwired to 0100b indicating that the ICH7 Intel High Definition Audio controller supports 4 input streams. | | 7:3 | Number of Bidirectional Stream Supported — RO. Hardwired to 0 indicating that the ICH7 Intel High Definition Audio controller supports 0 bidirectional stream. | | 2 | Reserved. | | 1 | Number of Serial Data Out Signals — RO. Hardwired to 0 indicating that the ICH7 Intel High Definition Audio controller supports 1 serial data output signal. | | 0 | 64-bit Address Supported — RO. Hardwired to 1b indicating that the ICH7 Intel High Definition Audio controller supports 64-bit addressing for BDL addresses, data buffer addressees, and command buffer addresses. | # 1.2.2 VMIN—Minor Version Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 02h Attribute: RO Default Value: 00h Size: 8 bits | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Minor Version — RO. Hardwired to 0 indicating that the Intel <sup>®</sup> ICH7 supports minor revision number 00h of the Intel <sup>®</sup> High Definition Audio specification. | ### 1.2.3 VMAJ—Major Version Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 03h Attribute: RO Default Value: 01h Size: 8 bits | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Major Version — RO. Hardwired to 01h indicating that the Intel <sup>®</sup> ICH7 supports major revision number 1 of the Intel <sup>®</sup> High Definition Audio specification. | # 1.2.4 OUTPAY—Output Payload Capability Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 04h Attribute: RO Default Value: 003Ch Size: 16 bits | Bit | Description | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:7 | Reserved. | | | 6:0 | Output Payload Capability — RO. Hardwired to 3Ch indicating 60 word payload. This field indicates the total output payload available on the link. This does not include bandwidth used for command and control. This measurement is in 16-bit word quantities per 48 MHz frame. The default link clock of 24.000 MHz (the data is double pumped) provides 1000 bits per frame, or 62.5 words in total. 40 bits are used for command and control, leaving 60 words available for data payload. 00h = 0 word 01h = 1 word payload. FFh = 256 word payload. | | # 1.2.5 INPAY—Input Payload Capability Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 06h Attribute: RO Default Value: 001Dh Size: 16 bits | Bit | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:7 | Reserved. | | 6:0 | Input Payload Capability — RO. Hardwired to 1Dh indicating 29 word payload. This field indicates the total output payload available on the link. This does not include bandwidth used for response. This measurement is in 16-bit word quantities per 48 MHz frame. The default link clock of 24.000 MHz provides 500 bits per frame, or 31.25 words in total. 36 bits are used for response, leaving 29 words available for data payload. 00h = 0 word 01h = 1 word payload. FFh = 256 word payload. | # 1.2.6 GCTL—Global Control Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Memory Address:HDBAR + 08hAttribute:R/WDefault Value:00000000hSize:32 bits | Bit | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | Reserved. | | 8 | Accept Unsolicited Response Enable — R/W. 0 = Unsolicited responses from the codecs are not accepted. 1 = Unsolicited response from the codecs are accepted by the controller and placed into the Response Input Ring Buffer. | | 7:2 | Reserved. | | 1 | Flush Control — R/W. 0 = Flush Not in progress. 1 = Writing a 1 to this bit initiates a flush. When the flush completion is received by the controller, hardware sets the Flush Status bit and clears this Flush Control bit. Before a flush cycle is initiated, the DMA Position Buffer must be programmed with a valid memory address by software, but the DMA Position Buffer bit 0 needs not be set to enable the position reporting mechanism. Also, all streams must be stopped (the associated RUN bit must be 0). When the flush is initiated, the controller will flush the pipelines to memory to ensure that the hardware is ready to transition to a D3 state. Setting this bit is not a critical step in the power state transition if the content of the FIFIOs is not critical. | | 0 | Controller Reset #— R/W. 0 = Writing a 0 to this bit causes the Intel® High Definition Audio controller to be reset. All state machines, FIFOs, and non-resume well memory mapped configuration registers (not PCI configuration registers) in the controller will be reset. The Intel High Definition Audio link RESET# signal will be asserted, and all other link signals will be driven to their default values. After the hardware has completed sequencing into the reset state, it will report a 0 in this bit. Software must read a 0 from this bit to verify the controller is in reset. 1 = Writing a 1 to this bit causes the controller to exit its reset state and deassert the Intel High Definition Audio link RESET# signal. Software is responsible for setting/clearing this bit such that the minimum Intel High Definition Audio link RESET# signal assertion pulse width specification is met. When the controller hardware is ready to begin operation, it will report a 1 in this bit. Software must read a 1 from this bit before accessing any controller registers. This bit defaults to a 0 after Hardware reset, therefore, software needs to write a 1 to this bit to begin operation. NOTES: 1. The CORB/RIRB RUN bits and all stream RUN bits must be verified cleared to 0 before writing a 0 to this bit in order to assure a clean re-start. 2. When setting or clearing this bit, software must ensure that minimum link timing requirements (minimum RESET# assertion time, etc.) are met. 3. When this bit is 0 indicating that the controller is in reset, writes to all Intel High Definition Audio memory mapped registers are ignored as if the device is not present. The only exception is this register itself. The Global Control register is write-able as a DWord, Word, or Byte even when CRST# (this bit) is 0 if the byte enable for the byte containing the CRST# bit (Byte Enable 0) is | | | <ol> <li>The CORB/RIRB RUN bits and all stream RUN bits must be verified cleared to 0 before wr a 0 to this bit in order to assure a clean re-start.</li> <li>When setting or clearing this bit, software must ensure that minimum link timing requireme (minimum RESET# assertion time, etc.) are met.</li> <li>When this bit is 0 indicating that the controller is in reset, writes to all Intel High Definition A memory mapped registers are ignored as if the device is not present. The only exception is</li> </ol> | # 1.2.7 WAKEEN—Wake Enable Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 0Ch Attribute: R/W Default Value: 0000h Size: 16 bits | Bit | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:3 | Reserved. | | | SDIN Wake Enable Flags — R/W. These bits control which SDI signal(s) may generate a wake event. A 1b in the bit mask indicates that the associated SDIN signal is enabled to generate a wake. | | | Bit 0 is used for SDI0 | | 2:0 | Bit 1 is used for SDI1 | | | Bit 2 is used for SDI2 | | | NOTE: These bits are in the resume well and only cleared on a power on reset. Software must not make assumptions about the reset state of these bits and must set them appropriately. | # 1.2.8 STATESTS—State Change Status Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 0Eh Attribute: R/WC Default Value: 0000h Size: 16 bits | Bit | Description | | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:3 | Reserved. | | | | <b>SDIN State Change Status Flags</b> — R/WC. Flag bits that indicate which SDI signal(s) received a state change event. The bits are cleared by writing 1's to them. | | | | Bit 0 = SDI0 | | | 2:0 | Bit 1 = SDI1 | | | | Bit 2 = SDI2 | | | | NOTE: These bits are in the resume well and only cleared on a power on reset. Software must not make assumptions about the reset state of these bits and must set them appropriately. | | # 1.2.9 GSTS—Global Status Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 10h Attribute: R/WC Default Value: 0000h Size: 16 bits | Bit | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | Reserved. | | 3 | Reserved | | 2 | Reserved | | 1 | Flush Status — R/WC. 0 = Flush not completed 1 = This bit is set to 1 by hardware to indicate that the flush cycle initiated when the Flush Control bit (HDBAR + 08h, bit 1) was set has completed. NOTE: Software must write a 1 to clear this bit before the next time the Flush Control bit is set to clear the bit. | | 0 | Reserved. | # 1.2.10 OUTSTRMPAY—Output Stream Payload Capability (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 18h Attribute: RO Default Value: 0030h Size: 16 bits | Bit | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | Output FIFO Padding Type (OPADTYPE)— RO: This field indicates how the controller pads the samples in the controller's buffer (FIFO). Controllers may not pad at all or may pad to byte or memory container sizes. | | | 0h = Controller pads all samples to bytes 1h = Reserved 2h = Controller pads to memory container size 3h = Controller does not pad and uses samples directly | | 13:0 | Output Stream Payload Capability (OUTSTRMPAY)— RO: This field indicates maximum number of words per frame for any single output stream. This measurement is in 16 bit word quantities per 48 kHz frame. The maximum supported is 48 Words (96B); therefore, a value of 30h is reported in this register. The value does not specify the number of words actually transmitted in the frame, but is the size of the data in the controller buffer (FIFO) after the samples are padded as specified by OPADTYPE. Thus, to compute the supported streams, each sample is padded according to OPADTYPE and then multiplied by the number of channels and samples per frame. If this computed value is larger than OUTSTRMPAY, then that stream is not supported. The value specified is not affected by striping. | | | Software must ensure that a format that would cause more Words per frame than indicated is not programmed into the Output Stream Descriptor Register. | | | The value may be larger than the OUTPAY register value in some cases. | # 1.2.11 INSTRMPAY—Input Stream Payload Capability (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 1Ah Attribute: RO Default Value: 0018h Size: 16 bits | Bit | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | Input FIFO Padding Type (IPADTYPE)— RO: This field indicates how the controller pads the samples in the controller's buffer (FIFO). Controllers may not pad at all or may pad to byte or memory container sizes. | | | 0h = Controller pads all samples to bytes 1h = Reserved 2h = Controller pads to memory container size 3h = Controller does not pad and uses samples directly | | 13:0 | Input Stream Payload Capability (INSTRMPAY)— RO: This field indicates the maximum number of Words per frame for any single input stream. This measurement is in 16-bit Word quantities per 48-kHz frame. The maximum supported is 24 Words (48B); therefore, a value of 18h is reported in this register. | | | The value does not specify the number of words actually transmitted in the frame, but is the size of the data as it will be placed into the controller's buffer (FIFO). Thus, samples will be padded according to IPADTYPE before being stored into controller buffer. To compute the supported streams, each sample is padded according to IPADTYPE and then multiplied by the number of channels and samples per frame. If this computed value is larger than INSTRMPAY, then that stream is not supported. As the inbound stream tag is not stored with the samples it is not included in the word count. | | | The value may be larger than INPAY register value in some cases, although values less than INPAY may also be invalid due to overhead. Software must ensure that a format that would cause more Words per frame than indicated is not programmed into the Input Stream Descriptor Register. | # 1.2.12 INTCTL—Interrupt Control Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 20h Attribute: R/W Default Value: 00000000h Size: 32 bits | Bit | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | Global Interrupt Enable (GIE) — R/W. Global bit to enable device interrupt generation. 0 = Disable. 1 = Enable. The Intel <sup>®</sup> High Definition Audio function is enabled to generate an interrupt. This control is in addition to any bits in the bus specific address space, such as the Interrupt Enable bit in the PCI configuration space. NOTE: This bit is not affected by the D3 <sub>HOT</sub> to D0 transition. | | 30 | Controller Interrupt Enable (CIE) — R/W. Enables the general interrupt for controller functions. 0 = Disable. 1 = Enable. The controller generates an interrupt when the corresponding status bit gets set due to a Response Interrupt, a Response Buffer Overrun, and State Change events. NOTE: This bit is not affected by the D3 <sub>HOT</sub> to D0 transition. | | 29:8 | Reserved | | 7:0 | Stream Interrupt Enable (SIE) — R/W. 0 = Disable. 1 = Enable. When set to 1, the individual streams are enabled to generate an interrupt when the corresponding status bits get set. A stream interrupt will be caused as a result of a buffer with IOC = 1in the BDL entry being completed, or as a result of a FIFO error (underrun or overrun) occurring. Control over the generation of each of these sources is in the associated Stream Descriptor. The streams are numbered and the SIE bits assigned sequentially, based on their order in the register set. Bit 0: input stream 1 Bit 1: input stream 2 Bit 2: input stream 3 Bit 3: input stream 4 Bit 4: output stream 1 Bit 5: output stream 2 Bit 6: output stream 3 Bit 7: output stream 3 | # 1.2.13 INTSTS—Interrupt Status Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 24h Attribute: RO Default Value: 00000000h Size: 32 bits | Bit | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | Global Interrupt Status (GIS) — RO. This bit is an OR of all the interrupt status bits in this register. | | | NOTE: This bit is not affected by the D3 <sub>HOT</sub> to D0 transition. | | 30 | Controller Interrupt Status (CIS) — RO. Status of general controller interrupt. | | | <ul> <li>0 = An interrupt condition did <b>Not</b> occur as described below.</li> <li>1 = An interrupt condition occurred due to a Response Interrupt, a Response Buffer Overrun Interrupt, or a SDIN State Change event. The exact cause can be determined by interrogating other registers. This bit is an OR of all of the stated interrupt status bits for this register.</li> </ul> | | | <ul> <li>NOTES:</li> <li>1. This bit is set regardless of the state of the corresponding interrupt enable bit, but a hardware interrupt will not be generated unless the corresponding enable bit is set.</li> <li>2. This bit is not affected by the D3<sub>HOT</sub> to D0 transition.</li> </ul> | | 29:8 | Reserved | | | Stream Interrupt Status (SIS) — RO. | | | 0 = An interrupt condition did <b>Not</b> occur on the corresponding stream. | | | 1 = An interrupt condition occurred on the corresponding stream. This bit is an OR of all of the<br>stream's interrupt status bits. | | | | | | stream's interrupt status bits. | | 7:0 | stream's interrupt status bits. NOTE: These bits are set regardless of the state of the corresponding interrupt enable bits. The streams are numbered and the SIE bits assigned sequentially, based on their order in the | | 7:0 | stream's interrupt status bits. NOTE: These bits are set regardless of the state of the corresponding interrupt enable bits. The streams are numbered and the SIE bits assigned sequentially, based on their order in the register set. | | 7:0 | stream's interrupt status bits. NOTE: These bits are set regardless of the state of the corresponding interrupt enable bits. The streams are numbered and the SIE bits assigned sequentially, based on their order in the register set. Bit 0: input stream 1 | | 7:0 | stream's interrupt status bits. NOTE: These bits are set regardless of the state of the corresponding interrupt enable bits. The streams are numbered and the SIE bits assigned sequentially, based on their order in the register set. Bit 0: input stream 1 Bit 1: input stream 2 | | 7:0 | stream's interrupt status bits. NOTE: These bits are set regardless of the state of the corresponding interrupt enable bits. The streams are numbered and the SIE bits assigned sequentially, based on their order in the register set. Bit 0: input stream 1 Bit 1: input stream 2 Bit 2: input stream 3 | | 7:0 | stream's interrupt status bits. NOTE: These bits are set regardless of the state of the corresponding interrupt enable bits. The streams are numbered and the SIE bits assigned sequentially, based on their order in the register set. Bit 0: input stream 1 Bit 1: input stream 2 Bit 2: input stream 3 Bit 3: input stream 4 Bit 4: output stream 1 Bit 5: output stream 2 | | 7:0 | stream's interrupt status bits. NOTE: These bits are set regardless of the state of the corresponding interrupt enable bits. The streams are numbered and the SIE bits assigned sequentially, based on their order in the register set. Bit 0: input stream 1 Bit 1: input stream 2 Bit 2: input stream 3 Bit 3: input stream 4 Bit 4: output stream 1 | # 1.2.14 WALCLK—Wall Clock Counter Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 30h Attribute: RO Default Value: 00000000h Size: 32 bits | Bit | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Wall Clock Counter — RO. This 32-bit counter field is incremented on each link BCLK period and rolls over from FFFF FFFFh to 0000 0000h. This counter will roll over to 0 with a period of approximately 179 seconds. | | | This counter is enabled while the BCLK bit is set to 1. Software uses this counter to synchronize between multiple controllers. Will be reset on controller reset. | # 1.2.15 SSYNC—Stream Synchronization Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 34h Attribute: R/W Default Value: 00000000h Size: 32 bits | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | | | Stream Synchronization (SSYNC) — R/W. | | | <ul> <li>0 = Data is Not blocked from being sent on or received from the link</li> <li>1 = The set bits block data from being sent on or received from the link. Each bit controls the associated stream descriptor (i.e., bit 0 corresponds to the first stream descriptor, etc.)</li> </ul> | | | To synchronously start a set of DMA engines, these bits are first set to 1. The RUN bits for the associated stream descriptors are then set to 1 to start the DMA engines. When all streams are ready (FIFORDY =1), the associated SSYNC bits can all be set to 0 at the same time, and transmission or reception of bits to or from the link will begin together at the start of the next full link frame. | | | To synchronously stop the streams, first these bits are set, and then the individual RUN bits in the stream descriptor are cleared by software. | | 7:0 | If synchronization is not desired, these bits may be left as 0, and the stream will simply begin running normally when the stream's RUN bit is set. | | | The streams are numbered and the SIE bits assigned sequentially, based on their order in the register set. | | | Bit 0: input stream 1 | | | Bit 1: input stream 2 | | | Bit 2: input stream 3 | | | Bit 3: input stream 4 | | | Bit 4: output stream 1 | | | Bit 5: output stream 2 | | | Bit 6: output stream 3 | | | Bit 7: output stream 4 | # 1.2.16 CORBLBASE—CORB Lower Base Address Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 40h Attribute: R/W, RO Default Value: 00000000h Size: 32 bits | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | CORB Lower Base Address — R/W. Lower address of the Command Output Ring Buffer, allowing the CORB base address to be assigned on any 128-B boundary. This register field must not be written when the DMA engine is running or the DMA transfer may be corrupted. | | 6:0 | CORB Lower Base Unimplemented Bits — RO. Hardwired to 0. This requires the CORB to be allocated with 128B granularity to allow for cache line fetch optimizations. | # 1.2.17 CORBUBASE—CORB Upper Base Address Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 44h Attribute: R/W Default Value: 00000000h Size: 32 bits | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | <b>CORB Upper Base Address</b> — R/W. Upper 32 bits of the address of the Command Output Ring buffer. This register field must not be written when the DMA engine is running or the DMA transfer may be corrupted. | ### 1.2.18 CORBWP—CORB Write Pointer Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 48h Attribute: R/W Default Value: 0000h Size: 16 bits | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Reserved. | | 7:0 | CORB Write Pointer — R/W. Software writes the last valid CORB entry offset into this field in DWord granularity. The DMA engine fetches commands from the CORB until the Read pointer matches the Write pointer. Supports 256 CORB entries (256x4B = 1KB). This register field may be written when the DMA engine is running. | ### 1.2.19 CORBRP—CORB Read Pointer Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 4Ah Attribute: R/W Default Value: 0000h Size: 16 bits | Bit | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | CORB Read Pointer Reset — R/W. Software writes a 1 to this bit to reset the CORB Read Pointer to 0 and clear any residual prefetched commands in the CORB hardware buffer within the Intel <sup>®</sup> High Definition Audio controller. The hardware will physically update this bit to 1 when the CORB Pointer reset is complete. Software must read a 1 to verify that the reset completed correctly. Software must clear this bit back to 0 and read back the 0 to verify that the clear completed correctly. The CORB DMA engine must be stopped prior to resetting the Read Pointer or else DMA transfer may be corrupted. | | 14:8 | Reserved. | | 7:0 | CORB Read Pointer (CORBRP)— RO. Software reads this field to determine how many commands it can write to the CORB without over-running. The value read indicates the CORB Read Pointer offset in DWord granularity. The offset entry read from this field has been successfully fetched by the DMA controller and may be over-written by software. Supports 256 CORB entries (256 x 4B=1KB). This field may be read while the DMA engine is running. | # 1.2.20 CORBCTL—CORB Control Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 4Ch Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | Reserved. | | 1 | Enable CORB DMA Engine — R/W. After software writes a 0 to this bit, the hardware may not stop immediately. The hardware will physically update the bit to 0 when the DMA engine is truly stopped. Software must read a 0 from this bit to verify that the DMA engine is truly stopped. 0 = DMA stop 1 = DMA run | | 0 | CORB Memory Error Interrupt Enable — R/W. 0 = Disable. 1 = Enable. The controller will generate an interrupt if the CMEI status bit (HDBAR + 4Dh: bit 0) is set. | # 1.2.21 CORBST—CORB Status Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 4Dh Attribute: R/WC Default Value: 00h Size: 8 bits | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | Reserved. | | | CORB Memory Error Indication (CMEI) — R/WC. | | 0 | <ul> <li>0 = Error Not detected.</li> <li>1 = The controller has detected an error in the path way between the controller and memory. This may be an ECC bit error or any other type of detectable data error which renders the command data fetched invalid.</li> </ul> | | | NOTE: Software can clear this bit by writing a 1 to it. However, this type of error leaves the audio subsystem in an un-viable state and typically requires a controller reset by writing a 0 to the Controller Reset # bit (HDBAR + 08h: bit 0). | ### 1.2.22 CORBSIZE—CORB Size Register Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 4Eh Attribute: RO Default Value: 42h Size: 8 bits | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------| | 7:4 | CORB Size Capability — RO. Hardwired to 0100b indicating that the ICH7 only supports a CORB size of 256 CORB entries (1024B). | | 3:2 | Reserved. | | 1:0 | CORB Size — RO. Hardwired to 10b which sets the CORB size to 256 entries (1024B). | ### 1.2.23 RIRBLBASE—RIRB Lower Base Address Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 50h Attribute: R/W, RO Default Value: 00000000h Size: 32 bits | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | CORB Lower Base Address — R/W. Lower address of the Response Input Ring Buffer, allowing the RIRB base address to be assigned on any 128-B boundary. This register field must not be written when the DMA engine is running or the DMA transfer may be corrupted. | | 6:0 | RIRB Lower Base Unimplemented Bits — RO. Hardwired to 0. This required the RIRB to be allocated with 128-B granularity to allow for cache line fetch optimizations. | # 1.2.24 RIRBUBASE—RIRB Upper Base Address Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 54h Attribute: R/W Default Value: 00000000h Size: 32 bits | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | RIRB Upper Base Address — R/W. Upper 32 bits of the address of the Response Input Ring Buffer. This register field must not be written when the DMA engine is running or the DMA transfer may be corrupted. | ### 1.2.25 RIRBWP—RIRB Write Pointer Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 58h Attribute: R/W, RO Default Value: 0000h Size: 16 bits | Bit | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RIRB Write Pointer Reset — R/W. Software writes a 1 to this bit to reset the RIRB Write Pointer to 0. The RIRB DMA engine must be stopped prior to resetting the Write Pointer or else DMA transfer may be corrupted. This bit is always read as 0. | | 14:8 | Reserved. | | 7:0 | RIRB Write Pointer (RIRBWP) — RO. Indicates the last valid RIRB entry written by the DMA controller. Software reads this field to determine how many responses it can read from the RIRB. The value read indicates the RIRB Write Pointer offset in 2 DWord RIRB entry units (since each RIRB entry is 2 DWords long). Supports up to 256 RIRB entries (256 x 8 B = 2 KB). This register field may be written when the DMA engine is running. | # 1.2.26 RINTCNT—Response Interrupt Count Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 5Ah Attribute: R/W Default Value: 0000h Size: 16 bits | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Reserved. | | | N Response Interrupt Count — R/W. | | | 0000 0001b = 1 response sent to RIRB | | | | | | 1111 1111b = 255 responses sent to RIRB | | 31:0 | 0000 0000b = 256 responses sent to RIRB | | | The DMA engine should be stopped when changing this field or else an interrupt may be lost. | | | Note that each response occupies 2 DWords in the RIRB. | | | This is compared to the total number of responses that have been returned, as opposed to the number of frames in which there were responses. If more than one codec responds in one frame, then the count is increased by the number of responses received in the frame. | # 1.2.27 RIRBCTL—RIRB Control Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 5Ch Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved. | | 2 | Response Overrun Interrupt Control — R/W. 0 = Hardware will Not generated an interrupt as described below. 1 = The hardware will generate an interrupt when the Response Overrun Interrupt Status bit (HDBAR + 5Dh: bit 2) is set. | | 1 | Enable RIRB DMA Engine — R/W. After software writes a 0 to this bit, the hardware may not stop immediately. The hardware will physically update the bit to 0 when the DMA engine is truly stopped. Software must read a 0 from this bit to verify that the DMA engine is truly stopped. 0 = DMA stop 1 = DMA run | | 0 | Response Interrupt Control — R/W. 0 = Disable Interrupt 1 = Generate an interrupt after N number of responses are sent to the RIRB buffer OR when an empty Response slot is encountered on all SDI[x] inputs (whichever occurs first). The N counter is reset when the interrupt is generated. | # 1.2.28 RIRBSTS—RIRB Status Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 5Dh Attribute: R/WC Default Value: 00h Size: 8 bits | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved. | | | Response Overrun Interrupt Status — R/WC. | | 2 | <ul> <li>0 = Software clears this bit by writing a 1 to it.</li> <li>1 = Software sets this bit to 1 when the RIRB DMA engine is not able to write the incoming responses to memory before additional incoming responses overrun the internal FIFO. When the overrun occurs, the hardware will drop the responses that overrun the buffer. An interrupt may be generated if the Response Overrun Interrupt Control bit is set. Note that this status bit is set even if an interrupt is not enabled for this event.</li> </ul> | | 1 | Reserved. | | 0 | Response Interrupt — R/WC. 0 = Software clears this bit by writing a 1 to it. 1 = Hardware sets this bit to 1 when an interrupt has been generated after N number of Responses are sent to the RIRB buffer OR when an empty Response slot is encountered on all SDI[x] inputs (whichever occurs first). Note that this status bit is set even if an interrupt is not enabled for this event. | # 1.2.29 RIRBSIZE—RIRB Size Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 5Eh Attribute: RO Default Value: 42h Size: 8 bits | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------| | 7:4 | RIRB Size Capability — RO. Hardwired to 0100b indicating that the ICH7 only supports a RIRB size of 256 RIRB entries (2048B) | | 3:2 | Reserved. | | 1:0 | RIRB Size — RO. Hardwired to 10b which sets the CORB size to 256 entries (2048B) | ### 1.2.30 IC—Immediate Command Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 60h Attribute: R/W Default Value: 00000000h Size: 32 bits | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Immediate Command Write — R/W. The command to be sent to the codec via the Immediate Command mechanism is written to this register. The command stored in this register is sent out over the link during the next available frame after a 1 is written to the ICB bit (HDBAR + 68h: bit 0) | # 1.2.31 IR—Immediate Response Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 64h Attribute: RO Default Value: 00000000h Size: 32 bits | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Immediate Response Read (IRR) — RO. This register contains the response received from a codec resulting from a command sent via the Immediate Command mechanism. | | 31:0 | If multiple codecs responded in the same time, there is no assurance as to which response will be latched. Therefore, broadcast-type commands must not be issued via the Immediate Command mechanism. | # 1.2.32 IRS—Immediate Command Status Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 68h Attribute: R/W, R/WC Default Value: 0000h Size: 16 bits | Bit | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:2 | Reserved. | | | Immediate Result Valid (IRV) — R/WC. | | 1 | <ul> <li>0 = Software must clear this bit by writing a 1 to it before issuing a new command so that the software may determine when a new response has arrived.</li> <li>1 = Set to 1 by hardware when a new response is latched into the Immediate Response register (HDBAR + 64). This is a status flag indicating that software may read the response from the Immediate Response register.</li> </ul> | | 0 | Immediate Command Busy (ICB) — R/W. When this bit is read as 0, it indicates that a new command may be issued using the Immediate Command mechanism. When this bit transitions from 0-to-1 (via software writing a 1), the controller issues the command currently stored in the Immediate Command register to the codec over the link. When the corresponding response is latched into the Immediate Response register, the controller hardware sets the IRV flag and clears the ICB bit back to 0. | | | <b>NOTE:</b> An Immediate Command must not be issued while the CORB/RIRB mechanism is operating, otherwise the responses conflict. This must be enforced by software. | ### 1.2.33 DPLBASE—DMA Position Lower Base Address Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 70h Attribute: R/W, RO Default Value: 00000000h Size: 32 bits | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | <b>DMA Position Lower Base Address</b> — R/W. Lower 32 bits of the DMA Position Buffer Base Address. This register field must not be written when any DMA engine is running or the DMA transfer may be corrupted. This same address is used by the Flush Control and must be programmed with a valid value before the Flush Control bit (HDBAR+08h:bit 1) is set. | | 6:1 | DMA Position Lower Base Unimplemented bits — RO. Hardwired to 0 to force the 128-byte buffer alignment for cache line write optimizations. | | | DMA Position Buffer Enable — R/W. | | 0 | <ul> <li>0 = Disable.</li> <li>1 = Enable. The controller will write the DMA positions of each of the DMA engines to the buffer in the main memory periodically (typically once per frame). Software can use this value to determine what data in memory is valid data.</li> </ul> | ### 1.2.34 DPUBASE—DMA Position Upper Base Address Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Memory Address: HDBAR + 74h Attribute: R/W Default Value: 00000000h Size: 32 bits | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | <b>DMA Position Upper Base Address</b> — R/W. Upper 32 bits of the DMA Position Buffer Base Address. This register field must not be written when any DMA engine is running or the DMA transfer may be corrupted. | ### 1.2.35 SDCTL—Stream Descriptor Control Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Memory Address: Input Stream[0]: HDBAR + 80h Attribute: R/W, RO Input Stream[1]: HDBAR + A0h Input Stream[2]: HDBAR + C0h Input Stream[3]: HDBAR + E0h Output Stream[0]: HDBAR + 100h Output Stream[1]: HDBAR + 120h Output Stream[2]: HDBAR + 140h Output Stream[3]: HDBAR + 160h Default Value: 040000h Size: 24 bits | Bit | Description | | | | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | <b>Stream Number</b> — R/W. This value reflects the Tag associated with the data being transferred on the link. | | | | | | | When data controlled by this descriptor is sent out over the link, it will have its stream number encoded on the SYNC signal. | | | | | | | When an input stream is detected on any of the SDI signals that match this value, the data samples are loaded into FIFO associated with this descriptor. | | | | | | 23:20 | Note that while a single SDI input may contain data from more than one stream number, two different SDI inputs may not be configured with the same stream number. | | | | | | | 0000 = Reserved | | | | | | | 0001 = Stream 1 | | | | | | | | | | | | | | 1110 = Stream 14 | | | | | | | 1111 = Stream 15 | | | | | | 19 | Bidirectional Direction Control — RO. This bit is only meaningful for bidirectional streams; therefore, this bit is hardwired to 0. | | | | | | 18 | Traffic Priority — RO. Hardwired to 1 indicating that all streams will use VC1 if it is enabled through the PCI Express* registers. | | | | | | 17:16 | Stripe Control — RO. This bit is only meaningful for input streams; therefore, this bit is hardwired to 0. | | | | | | 15:5 | Reserved | | | | | | | Descriptor Error Interrupt Enable — R/W. | | | | | | 4 | 0 = Disable | | | | | | | 1 = An interrupt is generated when the Descriptor Error Status bit is set. | | | | | | | FIFO Error Interrupt Enable — R/W. | | | | | | 3 | 0 = Disable. | | | | | | | 1 = Enable. This bit controls whether the occurrence of a FIFO error (overrun for input or underrun for output) will cause an interrupt or not. If this bit is not set, bit 3 in the Status register will be set, but the interrupt will not occur. Either way, the samples will be dropped. | | | | | | | Interrupt on Completion Enable — R/W. | | | | | | 2 | 0 = Disable. | | | | | | 2 | 1 = Enable. This bit controls whether or not an interrupt occurs when a buffer completes with the IOC bit set in its descriptor. If this bit is not set, bit 2 in the Status register will be set, but the interrupt will not occur. | | | | | | | Stream Run (RUN) — R/W. | | | | | | | 0 = Disable. The DMA engine associated with this input stream will be disabled. The hardware will | | | | | | 1 | report a 0 in this bit when the DMA engine is actually stopped. Software must read a 0 from this bit before modifying related control registers or restarting the DMA engine. | | | | | | | 1 = Enable. The DMA engine associated with this input stream will be enabled to transfer data from | | | | | | | the FIFO to the main memory. The SSYNC bit must also be cleared in order for the DMA engine to run. For output streams, the cadence generator is reset whenever the RUN bit is set. | | | | | | | Stream Reset (SRST) — R/W. | | | | | | | 0 = Writing a 0 causes the corresponding stream to exit reset. When the stream hardware is ready | | | | | | | to begin operation, it will report a 0 in this bit. Software must read a 0 from this bit before accessing any of the stream registers. | | | | | | 0 | 1 = Writing a 1 causes the corresponding stream to be reset. The Stream Descriptor registers | | | | | | | (except the SRST bit itself) and FIFO's for the corresponding stream are reset. After the stream hardware has completed sequencing into the reset state, it will report a 1 in this bit. Software | | | | | | | must read a 1 from this bit to verify that the stream is in reset. The RUN bit must be cleared | | | | | | | before SRST is asserted. | | | | | #### SDSTS—Stream Descriptor Status Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) 1.2.36 Attribute: R/WC, RO Memory Address: Input Stream[0]: HDBAR + 83h Input Stream[1]: HDBAR + A3h Input Stream[2]: HDBAR + C3h Input Stream[3]: HDBAR + E3h Output Stream[0]: HDBAR + 103h Output Stream[1]: HDBAR + 123h Output Stream[2]: HDBAR + 143h Output Stream[3]: HDBAR + 163h Default Value: 00h Size: 8 bits | Bit | Description | | | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7:6 | Reserved. | | | | | 5 | FIFO Ready (FIFORDY) — RO. For output streams, the controller hardware will set this bit to 1 while the output DMA FIFO contains enough data to maintain the stream on the link. This bit defaults to 0 on reset because the FIFO is cleared on a reset. For input streams, the controller hardware will set this bit to 1 when a valid descriptor is loaded and the engine is ready for the RUN bit to be set. | | | | | 4 | Descriptor Error — R/WC. 0 = No error detected. 1 = A serious error occurred during the fetch of a descriptor. This could be a result of a Master Abort, a parity or ECC error on the bus, or any other error which renders the current Buffer Descriptor or Buffer Descriptor list useless. This error is treated as a fatal stream error, as the stream cannot continue running. The RUN bit will be cleared and the stream will stop. NOTE: Software may attempt to restart the stream engine after addressing the cause of the error and writing a 1 to this bit to clear it. | | | | | 3 | FIFO Error — R/WC. The bit is cleared by writing a 1 to it. 0 = No error detected. 1 = FIFO error occurred. This bit is set even if an interrupt is not enabled. For an input stream, this indicates a FIFO overrun occurring while the RUN bit is set. When this happens, the FIFO pointers do not increment and the incoming data is not written into the FIFO, thereby being lost. For an output stream, this indicates a FIFO underrun when there are still buffers to send. The hardware should not transmit anything on the link for the associated stream if there is not valid data to send. | | | | | 2 | Buffer Completion Interrupt Status — R/WC. 0 = Last sample of a buffer has Not been processed as described below. 1 = Set to 1 by the hardware after the last sample of a buffer has been processed, AND if the Interrupt on Completion bit is set in the command byte of the buffer descriptor. It remains active until software clears it by writing a 1 to it. | | | | | 1:0 | Reserved. | | | | RO ### 1.2.37 SDLPIB—Stream Descriptor Link Position in Buffer Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Memory Address: Input Stream[0]: HDBAR + 84h Attribute: Input Stream[1]: HDBAR + A4h Input Stream[2]: HDBAR + C4h Input Stream[3]: HDBAR + E4h Output Stream[0]: HDBAR + 104h Output Stream[1]: HDBAR + 124h Output Stream[2]: HDBAR + 144h Output Stream[3]: HDBAR + 164h Default Value: 00000000h Size: 32 bits | Bit | Description | | | | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 31:0 | Link Position in Buffer — RO. Indicates the number of bytes that have been received off the link. This register will count from 0 to the value in the Cyclic Buffer Length register and then wrap to 0. | | | | #### 1.2.38 SDCBL—Stream Descriptor Cyclic Buffer Length Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Memory Address: Input Stream[0]: HDBAR + 88h Attribute: R/W Input Stream[1]: HDBAR + A8h Input Stream[2]: HDBAR + C8h Input Stream[3]: HDBAR + E8h Output Stream[0]: HDBAR + 108h Output Stream[1]: HDBAR + 128h Output Stream[2]: HDBAR + 148h Output Stream[3]: HDBAR + 168h Default Value: 00000000h Size: 32 bits | Bit | Description | | | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 31:0 | Cyclic Buffer Length — R/W. Indicates the number of bytes in the complete cyclic buffer. This register represents an integer number of samples. Link Position in Buffer will be reset when it reaches this value. | | | | | Software may only write to this register after Global Reset, Controller Reset, or Stream Reset has occurred. This value should be only modified when the RUN bit is 0. Once the RUN bit has been set to enable the engine, software must not write to this register until after the next reset is asserted, or transfer may be corrupted. | | | R/W ### 1.2.39 SDLVI—Stream Descriptor Last Valid Index Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: Input Stream[0]: HDBAR + 8Ch Attribute: Input Stream[1]: HDBAR + ACh Input Stream[2]: HDBAR + CCh Input Stream[3]: HDBAR + ECh Output Stream[0]: HDBAR + 10Ch Output Stream[1]: HDBAR + 12Ch Output Stream[2]: HDBAR + 14Ch Output Stream[3]: HDBAR + 16Ch Default Value: 0000h Size: 16 bits | Bit | Description | | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | Reserved. | | | 7:0 | Last Valid Index — R/W. The value written to this register indicates the index for the last valid Buffer Descriptor in BDL. After the controller has processed this descriptor, it will wrap back to the first descriptor in the list and continue processing. | | | | This field must be at least 1 (i.e., there must be at least 2 valid entries in the buffer descriptor list before DMA operations can begin). | | | | This value should only be modified when the RUN bit is 0. | | ### 1.2.40 SDFIFOW—Stream Descriptor FIFO Watermark Register (Intel<sup>®</sup> High Definition Audio Controller—D27:F0) Memory Address: Input Stream[0]: HDBAR + 8Eh Attribute: R/W Input Stream[1]: HDBAR + AEh Input Stream[2]: HDBAR + CEh Input Stream[3]: HDBAR + EEh Output Stream[0]: HDBAR + 10Eh Output Stream[1]: HDBAR + 12Eh Output Stream[2]: HDBAR + 14Eh Output Stream[3]: HDBAR + 16Eh Default Value: 0004h Size: 16 bits | Bit | Description | | | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15:3 | Reserved. | | | | | <b>FIFO Watermark (FIFOW)</b> — R/W. Indicates the minimum number of bytes accumulated/free in the FIFO before the controller will start a fetch/eviction of data. | | | | | 010 = 8B | | | | | 011 = 16B | | | | 2.0 | 100 = 32B (Default) | | | | 2:0 | Others = Unsupported | | | | | NOTES: 1. When the bit field is programmed to an unsupported size, the hardware sets itself to the default value. 2. Software must read the bit field to test if the value is supported after setting the bit field. | | | # 1.2.41 SDFIFOS—Stream Descriptor FIFO Size Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: Input Stream[0]: HDBAR + 90h Input Stream[1]: HDBAR + B0h Input Stream[2]: HDBAR + D0h Input Stream[1]: HDBAR + BOII Input Stream[2]: HDBAR + D0h Input Stream[3]: HDBAR + F0h Output Stream[0]: HDBAR + 110h Output Stream[1]: HDBAR + 130h Output Stream[2]: HDBAR + 150h Output Stream[3]: HDBAR + 170h Default Value: Input Stream: 0077h Size: 16 bits Output Stream: 00BFh | Bit | Description | | | | | |------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 15:8 | Reserved. | | | | | | | could be fetched<br>been DMA'd into | (Input stream), R/W (Output stream). Indicates the maximum number of bytes that by the controller at one time. This is the maximum number of bytes that may have memory but not yet transmitted on the link, and is also the maximum possible valuant will increase by at one time. | | | | | | Samples setting f | The value in this field is different for input and output streams. It is also dependent on the Bits per Samples setting for the corresponding stream. Following are the values read/written from/to this register for input and output streams, and for non-padded and padded bit formats: | | | | | | Output Stream R | W value: | | | | | | Value | Output Streams | | | | | | 0Fh = 16B | 8, 16, 20, 24, or 32 bit Output Streams | | | | | | 1Fh = 32B | 8, 16, 20, 24, or 32 bit Output Streams | | | | | | 3Fh = 64B | 8, 16, 20, 24, or 32 bit Output Streams | | | | | | 7Fh = 128B | 8, 16, 20, 24, or 32 bit Output Streams | | | | | 7:0 | BFh = 192B | 8, 16, or 32 bit Output Streams | | | | | | FFh = 256B | 20, 24 bit Output Streams | | | | | | | es not listed are not supported.<br>Out stream is programmed to an unsupported size, the hardware sets itself to the<br>BFh). | | | | | | | t read the bit field to test if the value is supported after setting the bit field. | | | | | | Input Stream RO | value: | | | | | | Value | Input Streams | | | | | | 77h = 120B | 8, 16, 32 bit Input Streams | | | | | | 9Fh = 160B | 20, 24 bit Input Streams | | | | | | | ult value is different for input and output streams, and reflects the default state of fields (in Stream Descriptor Format registers) for the corresponding stream. | | | | # SDFMT—Stream Descriptor Format Register (Intel® High Definition Audio Controller—D27:F0) Attribute: R/W Memory Address: Input Stream[0]: HDBAR + 92h Input Stream[1]: HDBAR + B2h Input Stream[2]: HDBAR + D2h Input Stream[3]: HDBAR + F2h Output Stream[0]: HDBAR + 112h Output Stream[1]: HDBAR + 132h Output Stream[2]: HDBAR + 152h Output Stream[3]: HDBAR + 172h Default Value: 0000h Size: 16 bits | Bit | Description | | | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15 | Reserved. | | | | 14 | Sample Base Rate — R/W 0 = 48 kHz 1 = 44.1 kHz | | | | 13:11 | Sample Base Rate Multiple — R/W 000 = 48 kHz, 44.1 kHz or less 001 = x2 (96 kHz, 88.2 kHz, 32 kHz) 010 = x3 (144 kHz) 011 = x4 (192 kHz, 176.4 kHz) Others = Reserved. | | | | 10:8 | Sample Base Rate Devisor — R/W. 000 = Divide by 1(48 kHz, 44.1 kHz) 001 = Divide by 2 (24 kHz, 22.05 kHz) 010 = Divide by 3 (16 kHz, 32 kHz) 011 = Divide by 4 (11.025 kHz) 100 = Divide by 5 (9.6 kHz) 101 = Divide by 6 (8 kHz) 110 = Divide by 7 111 = Divide by 8 (6 kHz) | | | | 7 | Reserved. | | | | 6:4 | Bits per Sample (BITS) — R/W. 000 = 8 bits. The data will be packed in memory in 8-bit containers on 16-bit boundaries 001 = 16 bits. The data will be packed in memory in 16-bit containers on 16-bit boundaries 010 = 20 bits. The data will be packed in memory in 32-bit containers on 32-bit boundaries 011 = 24 bits. The data will be packed in memory in 32-bit containers on 32-bit boundaries 100 = 32 bits. The data will be packed in memory in 32-bit containers on 32-bit boundaries Others = Reserved. | | | | 3:0 | Number of Channels (CHAN) — R/W. Indicates number of channels in each frame of the stream. 0000 =1 0001 =2 1111 =16 | | | # 1.2.43 SDBDPL—Stream Descriptor Buffer Descriptor List Pointer Lower Base Address Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: Input Stream[0]: HDBAR + 98h Attribute: R/W,RO Input Stream[1]: HDBAR + B8h Input Stream[2]: HDBAR + D8h Input Stream[3]: HDBAR + F8h Output Stream[0]: HDBAR + 118h Output Stream[1]: HDBAR + 138h Output Stream[2]: HDBAR + 158h Output Stream[3]: HDBAR + 178h Default Value: 00000000h Size: 32 bits | Bit | Description | | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:7 | <b>Buffer Descriptor List Pointer Lower Base Address</b> — R/W. Lower address of the Buffer Descriptor List. This value should only be modified when the RUN bit is 0, or DMA transfer may be corrupted. | | | 6:0 | Hardwired to 0 forcing alignment on 128-B boundaries. | | # 1.2.44 SDBDPU—Stream Descriptor Buffer Descriptor List Pointer Upper Base Address Register (Intel® High Definition Audio Controller—D27:F0) Memory Address: Input Stream[0]: HDBAR + 9Ch Attribute: R/W Input Stream[1]: HDBAR + BCh Input Stream[2]: HDBAR + DCh Input Stream[3]: HDBAR + FCh Output Stream[0]: HDBAR + 11Ch Output Stream[1]: HDBAR + 13Ch Output Stream[2]: HDBAR + 15Ch Output Stream[3]: HDBAR + 17Ch Default Value: 00000000h Size: 32 bits | Bit | Description | | | | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 31:0 | <b>Buffer Descriptor List Pointer Upper Base Address</b> — R/W. Upper 32-bit address of the Buffer Descriptor List. This value should only be modified when the RUN bit is 0, or DMA transfer may be corrupted. | | | | # 2 AC '97 Audio Controller Registers (D30:F2) # 2.1 AC '97 Audio PCI Configuration Space (Audio—D30:F2) *Note:* Registers that are not shown should be treated as Reserved. Table 2-1. AC '97 Audio PCI Register Address Map (Audio—D30:F2) | Offset | Mnemonic | Register Name | Default | Access | |---------|----------|-----------------------------------------|---------------------------|-----------| | 00h–01h | VID | Vendor Identification | 8086h | RO | | 02h-03h | DID | Device Identification | See register description. | RO | | 04h-05h | PCICMD | PCI Command | 0000h | R/W, RO | | 06h-07h | PCISTS | PCI Status | 0280h | R/WC, RO | | 08h | RID | Revision Identification | See register description | RO | | 09h | PI | Programming Interface | 00 | RO | | 0Ah | SCC | Sub Class Code | 01h | RO | | 0Bh | BCC | Base Class Code | 04h | RO | | 0Eh | HEADTYP | Header Type | 00h | RO | | 10h-13h | NAMBBAR | Native Audio Mixer Base Address | 00000001h | R/W, RO | | 14h-17h | NAMMBAR | Native Audio Bus Mastering Base Address | 00000001h | R/W, RO | | 18h-1Bh | MMBAR | Mixer Base Address (Mem) | 00000000h | R/W, RO | | 1Ch-1Fh | MBBAR | Bus Master Base Address (Mem) | 00000000h | R/W, RO | | 2Ch-2Dh | SVID | Subsystem Vendor Identification | 0000h | R/WO | | 2Eh-2Fh | SID | Subsystem Identification | 0000h | R/WO | | 34h | CAP_PTR | Capabilities Pointer | 50h | RO | | 3Ch | INT_LN | Interrupt Line | 00h | R/W | | 3Dh | INT_PN | Interrupt Pin | See register description | RO | | 40h | PCID | Programmable Codec ID | 09h | R/W | | 41h | CFG | Configuration | 00h | R/W | | 50h-51h | PID | PCI Power Management Capability ID | 0001h | RO | | 52h-53h | PC | PC -Power Management Capabilities | C9C2h | RO | | 54h-55h | PCS | Power Management Control and Status | 0000h | R/W, R/WC | **Note:** Internal reset as a result of D3<sub>HOT</sub> to D0 transition will reset all the core well registers except the following BIOS programmed registers as BIOS may not be invoked following the D3-to-D0 transition. All resume well registers will not be reset by the D3<sub>HOT</sub> to D0 transition. Core well registers **not** reset by the D3<sub>HOT</sub> to D0 transition: - offset 2Ch-2Dh Subsystem Vendor ID (SVID) - offset 2Eh–2Fh Subsystem ID (SID) - offset 40h Programmable Codec ID (PCID) - offset 41h Configuration (CFG) Resume well registers **will not** be reset by the D3<sub>HOT</sub> to D0 transition: - offset 54h–55h Power Management Control and Status (PCS) - Bus Mastering Register: Global Status Register, bits 17:16 - Bus Mastering Register: SDATA\_IN MAP register, bits 7:3 #### 2.1.1 VID—Vendor Identification Register (Audio—D30:F2) Offset: 00h-01h Attribute: RO Default Value: 8086h Size: 16 Bits Lockable: No Power Well: Core | Bit | Description | |------|------------------------------------------------------| | 15:0 | Vendor ID. This is a 16-bit value assigned to Intel. | #### 2.1.2 DID—Device Identification Register (Audio—D30:F2) Offset: 02h–03h Attribute: RO Default Value: See bit description Size: 16 Bits Lockable: No Power Well: Core | Bit | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Device ID — RO. This is a 16-bit value assigned to the Intel <sup>®</sup> ICH7 AC '97 Audio controller. Refer to the Intel <sup>®</sup> I/O Controller Hub 7 (ICH7) Family Specification Update for the value of the Device ID Register. | #### 2.1.3 PCICMD—PCI Command Register (Audio—D30:F2) Address Offset:04h–05hAttribute:R/W, RODefault Value:0000hSize:16 bitsLockable:NoPower Well:Core PCICMD is a 16-bit control register. Refer to the PCI 2.3 specification for complete details on each bit | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | Reserved. Read 0. | | 10 | Interrupt Disable (ID) — R/W. 0 = The INTx# signals may be asserted and MSIs may be generated. 1 = The AC '97 controller's INTx# signal will be de-asserted and it may not generate MSIs. | | 9 | Fast Back to Back Enable (FBE) — RO. Not implemented. Hardwired to 0. | | 8 | SERR# Enable (SERR_EN) — RO. Not implemented. Hardwired to 0. | | 7 | Wait Cycle Control (WCC) — RO. Not implemented. Hardwired to 0. | | 6 | Parity Error Response (PER) — RO. Not implemented. Hardwired to 0. | | 5 | VGA Palette Snoop (VPS). Not implemented. Hardwired to 0. | | 4 | Memory Write and Invalidate Enable (MWIE) — RO. Not implemented. Hardwired to 0. | | 3 | Special Cycle Enable (SCE). Not implemented. Hardwired to 0. | | 2 | Bus Master Enable (BME) — R/W. Controls standard PCI bus mastering capabilities. 0 = Disable 1 = Enable | | 1 | Memory Space Enable (MSE) — R/W. Enables memory space addresses to the AC '97 Audio controller. 0 = Disable 1 = Enable | | 0 | <ul> <li>I/O Space Enable (IOSE) — R/W. This bit controls access to the AC '97 Audio controller I/O space registers.</li> <li>0 = Disable (Default).</li> <li>1 = Enable access to I/O space. The Native PCI Mode Base Address register should be programmed prior to setting this bit.</li> <li>NOTE: This bit becomes writable when the IOSE bit in offset 41h is set. If at any point software decides to clear the IOSE bit, software must first clear the IOS bit.</li> </ul> | #### 2.1.4 PCISTS—PCI Status Register (Audio—D30:F2) Offset: 06h-07h Attribute: RO, R/WC Default Value 0280h Size: 16 bits Lockable: No Power Well: Core PCISTA is a 16-bit status register. Refer to the PCI 2.3 specification for complete details on each bit. | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Detected Parity Error (DPE). Not implemented. Hardwired to 0. | | 14 | Signaled System Error (SSE) — RO. Not implemented. Hardwired to 0. | | 13 | Master Abort Status (MAS) — R/WC. Software clears this bit by writing a 1 to it. 0 = No master abort generated. 1 = Bus Master AC '97 2.3 interface function, as a master, generates a master abort. | | 12 | Reserved — RO. Will always read as 0. | | 11 | Signaled Target Abort (STA) — RO. Not implemented. Hardwired to 0. | | 10:9 | DEVSEL# Timing Status (DEV_STS) — RO. This 2-bit field reflects the ICH7's DEVSEL# timing when performing a positive decode. 01b = Medium timing. | | 8 | Data Parity Error Detected (DPED) — RO. Not implemented. Hardwired to 0. | | 7 | Fast Back to Back Capable (FB2BC) — RO. Hardwired to 1. This bit indicates that the ICH7 as a target is capable of fast back-to-back transactions. | | 6 | UDF Supported — RO. Not implemented. Hardwired to 0. | | 5 | 66 MHz Capable (66MHZ_CAP) — RO. Hardwired to 0. | | 4 | Capabilities List (CAP_LIST) — RO. Indicates that the controller contains a capabilities pointer list. The first item is pointed to by looking at configuration offset 34h. | | 3 | Interrupt Status (IS) — RO. 0 = This bit is 0 after the interrupt is cleared. 1 = This bit is 1 when the INTx# is asserted. | | 2:0 | Reserved. | #### 2.1.5 RID—Revision Identification Register (Audio—D30:F2) Offset: 08h Attribute: RO Default Value: See bit description Size: 8 Bits Lockable: No Power Well: Core | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Revision ID — RO. Refer to the <i>Intel</i> <sup>®</sup> I/O <i>Controller Hub 7 (ICH7) Family Specification Update</i> for the value of the Revision ID Register. | #### 2.1.6 PI—Programming Interface Register (Audio—D30:F2) Offset:09hAttribute:RODefault Value:00hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | | |-----|-----------------------------|--| | 7:0 | Programming Interface — RO. | | #### 2.1.7 SCC—Sub Class Code Register (Audio—D30:F2) Address Offset:0AhAttribute:RODefault Value:01hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | |-----|-----------------------------------------------| | 7:0 | Sub Class Code (SCC) — RO. 01h = Audio Device | #### 2.1.8 BCC—Base Class Code Register (Audio—D30:F2) Address Offset:0BhAttribute:RODefault Value:04hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | |-----|-----------------------------------------------------| | 7:0 | Base Class Code (BCC) — RO. 04h = Multimedia device | #### 2.1.9 HEADTYP—Header Type Register (Audio—D30:F2) Address Offset:0EhAttribute:RODefault Value:00hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | |-----|-------------------------------------| | 7:0 | Header Type — RO. Hardwired to 00h. | #### 2.1.10 NAMBAR—Native Audio Mixer Base Address Register (Audio—D30:F2) Address Offset:10–13hAttribute:R/W, RODefault Value:00000001hSize:32 bitsLockable:NoPower Well:Core The Native PCI Mode Audio function uses PCI Base Address register #1 to request a contiguous block of I/O space that is to be used for the Native Audio Mixer software interface. The mixer requires 256 bytes of I/O space. Native Audio Mixer and Modem codec I/O registers are located from 00h to 7Fh and reside in the codec. Access to these registers will be decoded by the AC '97 controller and forwarded over the AC-link to the codec. The codec will then respond with the register value. In the case of the split codec implementation, accesses to the different codecs are differentiated by the controller by using address offsets 00h–7Fh for the primary codec and address offsets 80h–FEh for the secondary codec. **Note:** The tertiary codec cannot be addressed via this address space. The tertiary space is only available from the new MMBAR register. This register powers up as read only and only becomes write-able when the IOSE bit in offset 41h is set. For description of these I/O registers, refer to the *Audio Codec '97 Component Specification, Version 2.3*. | Bit | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Hardwired to 0's. | | 15:8 | Base Address — R/W. These bits are used in the I/O space decode of the Native Audio Mixer interface registers. The number of upper bits that a device actually implements depends on how much of the address space the device will respond to. For the AC '97 mixer, the upper 16 bits are hardwired to 0, while bits 15:8 are programmable. This configuration yields a maximum I/O block size of 256 bytes for this base address. | | 7:1 | Reserved. Read as 0s. | | 0 | <b>Resource Type Indicator (RTE)</b> — RO. This bit defaults to 0 and changes to 1 if the IOSE bit is set (D30:F2:Offset 41h, bit 0). When 1, this bit indicates a request for I/O space. | ### 2.1.11 NABMBAR—Native Audio Bus Mastering Base Address Register (Audio—D30:F2) Address Offset:14h–17hAttribute:R/W, RODefault Value:00000001hSize:32 bitsLockable:NoPower Well:Core The Native PCI Mode Audio function uses PCI Base Address register #1 to request a contiguous block of I/O space that is to be used for the Native Mode Audio software interface. Note: The DMA registers for S/PDIF\* and Microphone In 2 cannot be addressed via this address space. These DMA functions are only available from the new MBBAR register. This register powers up as read only and only becomes write-able when the IOSE bit in offset 41h is set. | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Hardwired to 0's | | 15:6 | Base Address — R/W. These bits are used in the I/O space decode of the Native Audio Bus Mastering interface registers. The number of upper bits that a device actually implements depends on how much of the address space the device will respond to. For AC '97 bus mastering, the upper 16 bits are hardwired to 0, while bits 15:6 are programmable. This configuration yields a maximum I/O block size of 64 bytes for this base address. | | 5:1 | Reserved. Read as 0's. | | 0 | <b>Resource Type Indicator (RTE)</b> — RO. This bit defaults to 0 and changes to 1 if the IOSE bit is set (D30:F2:Offset 41h, bit 0). When 1, this bit indicates a request for I/O space. | #### 2.1.12 MMBAR—Mixer Base Address Register (Audio—D30:F2) Address Offset:18h–1BhAttribute:R/W, RODefault Value:00000000hSize:32 bitsLockable:NoPower Well:Core This BAR creates 512 bytes of memory space to signify the base address of the register space. The lower 256 bytes of this space map to the same registers as the 256-byte I/O space pointed to by NAMBAR. The lower 384 bytes are divided as follows: - 128 bytes for the primary codec (offsets 00–7Fh) - 128 bytes for the secondary codec (offsets 80–FFh) - 128 bytes for the tertiary codec (offsets 100h–17Fh). - 128 bytes of reserved space (offsets 180h–1FFh), returning all 0's. | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | <b>Base Address</b> — R/W. This field provides the lower 32-bits of the 512-byte memory offset to use for decoding the primary, secondary, and tertiary codec's mixer spaces. | | 8:3 | Reserved. Read as 0's. | | 2:1 | Type — RO. Hardwired to 00b to Indicate the base address exists in 32-bit address space | | 0 | Resource Type Indicator (RTE) — RO. Hardwired to 0 to indicate a request for memory space. | ### 2.1.13 MBBAR—Bus Master Base Address Register (Audio—D30:F2) Address Offset:1Ch-1FhAttribute:R/W, RODefault Value:00000000hSize:32 bitsLockable:NoPower Well:Core This BAR creates 256-bytes of memory space to signify the base address of the bus master memory space. The lower 64-bytes of the space pointed to by this register point to the same registers as the MBBAR. | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | <b>Base Address</b> — R/W. This field provides the I/O offset to use for decoding the PCM In, PCM Out, and Microphone 1 DMA engines. | | 7:3 | Reserved. Read as 0's. | | 2:1 | Type — RO. Hardwired to 00b to indicate the base address exists in 32-bit address space | | 0 | Resource Type Indicator (RTE) — RO. Hardwired to 0 to indicate a request for memory space. | ### 2.1.14 SVID—Subsystem Vendor Identification Register (Audio—D30:F2) Address Offset:2Ch-2DhAttribute:R/WODefault Value:0000hSize:16 bitsLockable:NoPower Well:Core The SVID register, in combination with the Subsystem ID register (D30:F2:2Eh), enable the operating environment to distinguish one audio subsystem from the other(s). This register is implemented as write-once register. Once a value is written to it, the value can be read back. Any subsequent writes will have no effect. This register is not affected by the D3<sub>HOT</sub> to D0 transition. | Bit | Description | |------|-----------------------------| | 15:0 | Subsystem Vendor ID — R/WO. | #### 2.1.15 SID—Subsystem Identification Register (Audio—D30:F2) Address Offset:2Eh-2FhAttribute:R/WODefault Value:0000hSize:16 bitsLockable:NoPower Well:Core The SID register, in combination with the Subsystem Vendor ID register (D30:F2:2Ch) make it possible for the operating environment to distinguish one audio subsystem from the other(s). This register is implemented as write-once register. Once a value is written to it, the value can be read back. Any subsequent writes will have no effect. This register is not affected by the D3<sub>HOT</sub> to D0 transition. | Bit | Description | |------|----------------------| | 15:0 | Subsystem ID — R/WO. | #### 2.1.16 CAP\_PTR—Capabilities Pointer Register (Audio—D30:F2) Address Offset:34hAttribute:RODefault Value:50hSize:8 bitsLockable:NoPower Well:Core This register indicates the offset for the capability pointer. | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------| | 7:0 | Capabilities Pointer (CAP_PTR) — RO. This field indicates that the first capability pointer offset is offset 50h | #### 2.1.17 INT\_LN—Interrupt Line Register (Audio—D30:F2) Address Offset:3ChAttribute:R/WDefault Value:00hSize:8 bitsLockable:NoPower Well:Core This register indicates which PCI interrupt line is used for the AC '97 module interrupt. | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Interrupt Line (INT_LN) — R/W. This data is not used by the Intel® ICH7. It is used to communicate to software the interrupt line that is connected to the interrupt pin. | #### 2.1.18 INT\_PN—Interrupt Pin Register (Audio—D30:F2) Address Offset:3DhAttribute:RODefault Value:See DescriptionSize:8 bitsLockable:NoPower Well:Core This register indicates which PCI interrupt pin is used for the AC '97 module interrupt. The AC '97 interrupt is internally OR'd to the interrupt controller with the PIRQB# signal. | ĺ | Bit | Description | |---|-----|-------------------------------------------------------------------------------------------------------------| | ĺ | 7:0 | ${\sf AC~97~Interrupt~Routing-RO.~This~reflects~the~value~of~D30IP.AAIP~in~chipset~configuration~space.}\\$ | ### 2.1.19 PCID—Programmable Codec Identification Register (Audio—D30:F2) Address Offset:40hAttribute:R/WDefault Value:09hSize:8 bitsLockable:NoPower Well:Core This register is used to specify the ID for the secondary and tertiary codecs for I/O accesses. This register is not affected by the $D3_{HOT}$ to D0 transition. The value in this register must be modified before any AC '97 codec accesses. | В | it | Description | |----|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7: | 4 | Reserved. | | 3: | 2 | <b>Tertiary Codec ID (TID)</b> — R/W. These bits define the encoded ID that is used to address the tertiary codec I/O space. Bit 1 is the first bit sent and Bit 0 is the second bit sent on ACZ_SDOUT during slot 0. | | 1: | :0 | Secondary Codec ID (SCID) — R/W. These two bits define the encoded ID that is used to address the secondary codec I/O space. The two bits are the ID that will be placed on slot 0, bits 0 and 1, upon an I/O access to the secondary codec. Bit 1 is the first bit sent and bit 0 is the second bit sent on ACZ_SDOUT during slot 0. | #### 2.1.20 CFG—Configuration Register (Audio—D30:F2) Address Offset:41hAttribute:R/WDefault Value:00hSize:8 bitsLockable:NoPower Well:Core This register is used to specify the ID for the secondary and tertiary codecs for I/O accesses. This register is not affected by the $D3_{HOT}$ to D0 transition. | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | Reserved—RO. | | 0 | <ul> <li>I/O Space Enable (IOSE) — R/W.</li> <li>0 = Disable. The IOS bit at offset 04h and the I/O space BARs at offset 10h and 14h become read only registers. Additionally, bit 0 of the I/O BARs at offsets 10h and 14h are hardwired to 0 when this bit is 0. This is the default state for the I/O BARs. BIOS must explicitly set this bit to allow a legacy driver to work.</li> <li>1 = Enable.</li> </ul> | ## 2.1.21 PID—PCI Power Management Capability Identification Register (Audio—D30:F2) Address Offset:50h-51hAttribute:RODefault Value:0001hSize:16 bitsLockable:NoPower Well:Core | Bit | Description | |------|------------------------------------------------------------------------------------------------------------| | 15:8 | Next Capability (NEXT) — RO. This field indicates that the next item in the list is at offset 00h. | | 7:0 | Capability ID (CAP) — RO.This field indicates that this pointer is a message signaled interrupt capability | ## 2.1.22 PC—Power Management Capabilities Register (Audio—D30:F2) Address Offset:52h–53hAttribute:RODefault Value:C9C2hSize:16 bitsLockable:NoPower Well:Core This register is not affected by the $D3_{\mbox{HOT}}$ to D0 transition. | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | PME Support — RO. This field indicates PME# can be generated from all D states. | | 10:9 | Reserved. | | 8:6 | Auxiliary Current — RO. This field reports 375 mA maximum suspend well current required when in the $\mathrm{D3}_{\mathrm{COLD}}$ state. | | 5 | Device Specific Initialization (DSI)—RO. This field indicates that no device-specific initialization is required. | | 4 | Reserved — RO. | | 3 | PME Clock (PMEC) — RO. This field indicates that PCI clock is not required to generate PME#. | | 2:0 | Version (VER) — RO. This field indicates support for <i>Revision 1.1 of the PCI Power Management Specification</i> . | # 2.1.23 PCS—Power Management Control and Status Register (Audio—D30:F2) Address Offset:54h–55hAttribute:R/W, R/WCDefault Value:0000hSize:16 bitsLockable:NoPower Well:Resume | Bit | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <b>PME Status (PMES)</b> — R/WC. This bit resides in the resume well. Software clears this bit by writing a 1 to it. | | 15 | <ul> <li>0 = PME# signal Not asserted by AC '97 controller.</li> <li>1 = This bit is set when the AC '97 controller would normally assert the PME# signal independent of the state of the PME_En bit.</li> </ul> | | 14:9 | Reserved — RO. | | | Power Management Event Enable (PMEE) — R/W. | | 8 | <ul> <li>0 = Disable.</li> <li>1 = Enable. When set, and if corresponding PMES is also set, the AC '97 controller sets the AC97_STS bit in the GPE0_STS register</li> </ul> | | 7:2 | Reserved—RO. | | | <b>Power State (PS)</b> — R/W. This field is used both to determine the current power state of the AC '97 controller and to set a new power state. The values are: | | | 00 = D0 state | | | 01 = not supported | | 1:0 | 10 = not supported | | | 11 = D3 <sub>HOT</sub> state | | | When in the D3 <sub>HOT</sub> state, the AC '97 controller's configuration space is available, but the I/O and memory spaces are not. Additionally, interrupts are blocked. | | | If software attempts to write a value of 10b or 01b in to this field, the write operation must complete normally; however, the data is discarded and no state change occurs. | ### 2.2 AC '97 Audio I/O Space (D30:F2) The AC '97 I/O space includes Native Audio Bus Master registers and Native Mixer registers. For the ICH7, the offsets are important as they will determine bits 1:0 of the TAG field (codec ID). Audio Mixer I/O space can be accessed as a 16-bit field only since the data packet length on AC-link is a word. Any S/W access to the codec will be done as a 16-bit access starting from the first active byte. In case no byte enables are active, the access will be done at the first word of the QWord that contains the address of this request. Table 2-2. Intel® ICH7 Audio Mixer Register Configuration | Primary Offset (Codec ID =00) | Secondary Offset<br>(Codec ID =01) | Tertiary Offset<br>(Codec ID =10) | NAMBAR Exposed Registers (D30:F2) | |-------------------------------|------------------------------------|-----------------------------------|-----------------------------------| | 00h | 80h | 100h | Reset | | 02h | 82h | 102h | Master Volume | | 04h | 84h | 104h | Aux Out Volume | | 06h | 86h | 106h | Mono Volume | | 08h | 88h | 108h | Master Tone (R & L) | | 0Ah | 8Ah | 10Ah | PC_BEEP Volume | | 0Ch | 8Ch | 10Ch | Phone Volume | | 0Eh | 8Eh | 10Eh | Mic Volume | | 10h | 90h | 110h | Line In Volume | | 12h | 92h | 112h | CD Volume | | 14h | 94h | 114h | Video Volume | | 16h | 96h | 116h | Aux In Volume | | 18h | 98h | 118h | PCM Out Volume | | 1Ah | 9Ah | 11Ah | Record Select | | 1Ch | 9Ch | 11Ch | Record Gain | | 1Eh | 9Eh | 11Eh | Record Gain Mic | | 20h | A0h | 120h | General Purpose | | 22h | A2h | 122h | 3D Control | | 24h | A4h | 124h | AC '97 RESERVED | | 26h | A6h | 126h | Powerdown Ctrl/Stat | | 28h | A8h | 128h | Extended Audio | | 2Ah | AAh | 12Ah | Extended Audio Ctrl/Stat | | 2Ch | ACh | 12Ch | PCM Front DAC Rate | | 2Eh | AEh | 12Eh | PCM Surround DAC Rate | | 30h | B0h | 130h | PCM LFE DAC Rate | | 32h | B2h | 132h | PCM LR ADC Rate | | 34h | B4h | 134h | MIC ADC Rate | | 36h | B6h | 136h | 6Ch Vol: C, LFE | | 38h | B8h | 138h | 6Ch Vol: L, R Surround | | 3Ah | BAh | 13Ah | S/PDIF Control | | 3Ch-56h | BC-D6h | 13C-156h | Intel RESERVED | | 58h | D8h | 158h | AC '97 Reserved | Table 2-2. Intel<sup>®</sup> ICH7 Audio Mixer Register Configuration | Primary Offset<br>(Codec ID =00) | Secondary Offset<br>(Codec ID =01) | Tertiary Offset<br>(Codec ID =10) | NAMBAR Exposed Registers<br>(D30:F2) | |----------------------------------|------------------------------------|-----------------------------------|--------------------------------------| | 5Ah | DAh | 15Ah | Vendor Reserved | | 7Ch | FCh | 17Ch | Vendor ID1 | | 7Eh | FEh | 17Eh | Vendor ID2 | #### NOTE: - 1. Software should not try to access reserved registers - 2. Primary Codec ID cannot be changed. Secondary codec ID can be changed via bits 1:0 of configuration register 40h. Tertiary codec ID can be changed via bits 3:2 of configuration register 40h. - 3. The tertiary offset is only available through the memory space defined by the MMBAR register. The Bus Master registers are located from offset + 00h to offset + 51h and reside in the AC '97 controller. Accesses to these registers do **not** cause the cycle to be forwarded over the AC-link to the codec. S/W could access these registers as bytes, word, DWord or qword quantities, but reads must not cross DWord boundaries. In the case of the split codec implementation, accesses to the different codecs are differentiated by the controller by using address offsets 00h–7Fh for the primary codec, address offsets 80h–FFh for the secondary codec and address offsets 100h–17Fh for the tertiary codec. The Global Control (GLOB\_CNT) (D30:F2:2Ch) and Global Status (GLOB\_STA) (D30:F2:30h) registers are aliased to the same global registers in the audio and modem I/O space. Therefore a read/write to these registers in either audio or modem I/O space affects the same physical register. Bus Mastering registers exist in I/O space and reside in the AC '97 controller. The six channels, PCM in, PCM in 2, PCM out, Mic in, Mic 2, and S/PDIF out, each have their own set of Bus Mastering registers. The following register descriptions apply to all six channels. The register definition section titles use a generic "x\_" in front of the register to indicate that the register applies to all six channels. The naming prefix convention used in Table 2-3 and in the register description I/O address is as follows: PI = PCM in channel PO = PCM out channel MC = Mic in channel MC2 = Mic 2 channel PI2 = PCM in 2 channel SP = S/PDIF out channel. Table 2-3. Native Audio Bus Master Control Registers (Sheet 1 of 2) | | | | - | | |--------|-----------|-------------------------------------------------|--------------------------|---------------------------------------| | Offset | Mnemonic | Name | Default | Access | | 00h | PI_BDBAR | PCM In Buffer Descriptor list Base Address | 00000000h | R/W | | 04h | PI_CIV | PCM In Current Index Value | 00h | RO | | 05h | PI_LVI | PCM In Last Valid Index | 00h | R/W | | 06h | PI_SR | PCM In Status | 0001h | R/WC, RO | | 08h | PI_PICB | PCM In Position in Current Buffer | 0000h | RO | | 0Ah | PI_PIV | PCM In Prefetched Index Value | 00h | RO | | 0Bh | PI_CR | PCM In Control | 00h | R/W, R/W (special) | | 10h | PO_BDBAR | PCM Out Buffer Descriptor list Base<br>Address | 00000000h | R/W | | 14h | PO_CIV | PCM Out Current Index Value | 00h | RO | | 15h | PO_LVI | PCM Out Last Valid Index | 00h | R/W | | 16h | PO_SR | PCM Out Status | 0001h | R/WC, RO | | 18h | PO_PICB | PCM In Position In Current Buffer | 0000h | RO | | 1Ah | PO_PIV | PCM Out Prefetched Index Value | 00h | RO | | 1Bh | PO_CR | PCM Out Control | 00h | R/W, R/W (special) | | 20h | MC_BDBAR | Mic. In Buffer Descriptor List Base Address | 00000000h | R/W | | 24h | MC_CIV | Mic. In Current Index Value | 00h | RO | | 25h | MC_LVI | Mic. In Last Valid Index | 00h | R/W | | 26h | MC_SR | Mic. In Status | 0001h | R/WC, RO | | 28h | MC_PICB | Mic. In Position In Current Buffer | 0000h | RO | | 2Ah | MC_PIV | Mic. In Prefetched Index Value | 00h | RO | | 2Bh | MC_CR | Mic. In Control | 00h | R/W, R/W (special) | | 2Ch | GLOB_CNT | Global Control | 00000000h | R/W, R/W (special) | | 30h | GLOB_STA | Global Status | See register description | R/W, R/WC, RO | | 34h | CAS | Codec Access Semaphore | 00h | R/W (special) | | 40h | MC2_BDBAR | Mic. 2 Buffer Descriptor List Base Address | 00000000h | R/W | | 44h | MC2_CIV | Mic. 2 Current Index Value | 00h | RO | | 45h | MC2_LVI | Mic. 2 Last Valid Index | 00h | R/W | | 46h | MC2_SR | Mic. 2 Status | 0001h | RO, R/WC | | 48h | MC2_PICB | Mic 2 Position In Current Buffer | 0000h | RO | | 4Ah | MC2_PIV | Mic. 2 Prefetched Index Value | 00h | RO | | 4Bh | MC2_CR | Mic. 2 Control | 00h | R/W, R/W (special) | | 50h | PI2_BDBAR | PCM In 2 Buffer Descriptor List Base<br>Address | 00000000h | R/W | | 54h | PI2_CIV | PCM In 2 Current Index Value | 00h | RO | | 55h | PI2_LVI | PCM In 2 Last Valid Index | 00h | R/W | | 56h | PI2_SR | PCM In 2 Status | 0001h | R/WC, RO | | | | · | | · · · · · · · · · · · · · · · · · · · | Table 2-3. Native Audio Bus Master Control Registers (Sheet 2 of 2) | Offset | Mnemonic | Name | Default | Access | |--------|----------|--------------------------------------------|-----------|--------------------| | 58h | PI2_PICB | PCM In 2 Position in Current Buffer | 0000h | RO | | 5Ah | PI2_PIV | PCM In 2 Prefetched Index Value | 00h | RO | | 5Bh | PI2_CR | PCM In 2 Control | 00h | R/W, R/W (special) | | 60h | SPBAR | S/PDIF Buffer Descriptor List Base Address | 00000000h | R/W | | 64h | SPCIV | S/PDIF Current Index Value | 00h | RO | | 65h | SPLVI | S/PDIF Last Valid Index | 00h | R/W | | 66h | SPSR | S/PDIF Status | 0001h | R/WC, RO | | 68h | SPPICB | S/PDIF Position In Current Buffer | 0000h | RO | | 6Ah | SPPIV | S/PDIF Prefetched Index Value | 00h | RO | | 6Bh | SPCR | S/PDIF Control | 00h | R/W, R/W (special) | | 80h | SDM | SData_IN Map | 00h | R/W, RO | **Note:** Internal reset as a result of D3<sub>HOT</sub> to D0 transition will reset all the core well registers except the registers shared with the AC '97 Modem (GCR, GSR, CASR). All resume well registers will not be reset by the D3<sub>HOT</sub> to D0 transition. Core well registers and bits $\mathbf{not}$ reset by the $\mathrm{D3}_{\mathrm{HOT}}$ to D0 transition: - offset 2Ch–2Fh bits 6:0 Global Control (GLOB\_CNT) - offset 30h-33h bits [29,15,11:10,0] Global Status (GLOB\_STA) - offset 34h Codec Access Semaphore Register (CAS) Resume well registers and bits will not be reset by the D3<sub>HOT</sub> to D0 transition: • offset 30h–33h – bits [17:16] Global Status (GLOB\_STA) ### 2.2.1 x\_BDBAR—Buffer Descriptor Base Address Register (Audio—D30:F2) I/O Address: NABMBAR + 00h (PIBDBAR), Attribute: R/W NABMBAR + 10h (POBDBAR), NABMBAR + 20h (MCBDBAR) MBBAR + 40h (MC2BDBAR) MBBAR + 50h (PI2BDBAR) MBBAR + 60h (SPBAR) Default Value: 00000000h Size: 32 bits Lockable: No Power Well: Core Software can read the register at offset 00h by performing a single 32-bit read from address offset 00h. Reads across DWord boundaries are not supported. | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | <b>Buffer Descriptor Base Address[31:3]</b> — R/W. These bits represent address bits 31:3. The data should be aligned on 8-byte boundaries. Each buffer descriptor is 8 bytes long and the list can contain a maximum of 32 entries. | | 2:0 | Hardwired to 0. | ### 2.2.2 x\_CIV—Current Index Value Register (Audio—D30:F2) I/O Address: NABMBAR + 04h (PICIV), Attribute: RO NABMBAR + 14h (POCIV), NABMBAR + 24h (MCCIV) MBBAR + 44h (MC2CIV) MBBAR + 54h (PI2CIV) MBBAR + 64h (SPCIV) Default Value: 00h Size: 8 bits Lockable: No Power Well: Core Software can read the registers at offsets 04h, 05h and 06h simultaneously by performing a single, 32-bit read from address offset 04h. Software can also read this register individually by doing a single, 8-bit read to offset 04h. | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Hardwired to 0 | | 4:0 | Current Index Value [4:0] — RO. These bits represent which buffer descriptor within the list of 32 descriptors is currently being processed. As each descriptor is processed, this value is incremented. The value rolls over after it reaches 31. | **NOTE:** Reads across DWord boundaries are not supported. #### 2.2.3 x LVI—Last Valid Index Register (Audio—D30:F2) I/O Address: NABMBAR + 05h (PILVI), Attribute: R/W NABMBAR + 15h (POLVI), NABMBAR + 25h (MCLVI) MBBAR + 45h (MC2LVI) MBBAR + 55h (PI2LVI) MBBAR + 65h (SPLVI) Default Value: 00h Size: 8 bits Lockable: No Power Well: Core Software can read the registers at offsets 04h, 05h and 06h simultaneously by performing a single, 32-bit read from address offset 04h. Software can also read this register individually by doing a single, 8-bit read to offset 05h. | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Hardwired to 0. | | 4:0 | <b>Last Valid Index [4:0]</b> — R/W. This value represents the last valid descriptor in the list. This value is updated by the software each time it prepares a new buffer and adds it to the list. | NOTE: Reads across DWord boundaries are not supported. ### 2.2.4 x\_SR—Status Register (Audio—D30:F2) I/O Address: NABMBAR + 06h (PISR), Attribute: R/WC, RO NABMBAR + 16h (POSR), NABMBAR + 26h (MCSR) MBBAR + 46h (MC2SR) MBBAR + 56h (PI2SR) MBBAR + 66h (SPSR) Default Value: 0001h Size: 16 bits Lockable: No Power Well: Core Software can read the registers at offsets 04h, 05h and 06h simultaneously by performing a single, 32-bit read from address offset 04h. Software can also read this register individually by doing a single, 16-bit read to offset 06h. Reads across DWord boundaries are not supported. | Bit | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:5 | Reserved. | | 4 | FIFO Error (FIFOE) — R/WC. Software clears this bit by writing a 1 to it. 0 = No FIFO error. 1 = FIFO error occurs. PISR Register: FIFO error indicates a FIFO overrun. The FIFO pointers don't increment, the incoming data is not written into the FIFO, thus is lost. POSR Register: FIFO error indicates a FIFO underrun. The sample transmitted in this case should be the last valid sample. The ICH7 will set the FIFO bit if the under-run or overrun occurs when there are more valid buffers to process. | | 3 | Buffer Completion Interrupt Status (BCIS) — R/WC. 0 = Software clears this bit by writing a 1 to it. 1 = Set by the hardware after the last sample of a buffer has been processed, AND if the Interrupt on Completion (IOC) bit is set in the command byte of the buffer descriptor. It remains active until cleared by software. | | 2 | Last Valid Buffer Completion Interrupt (LVBCI) — R/WC. 0 = Software clears this bit by writing a 1 to it. 1 = Last valid buffer has been processed. It remains active until cleared by software. This bit indicates the occurrence of the event signified by the last valid buffer being processed. Thus this is an event status bit that can be cleared by software once this event has been recognized. This event will cause an interrupt if the enable bit (D30:F2:NABMBAR + 0Bh, bit 2) in the Control Register is set. The interrupt is cleared when the software clears this bit. In the case of Transmits (PCM out, Modem out) this bit is set, after the last valid buffer has been fetched (not after transmitting it). While in the case of Receives, this bit is set after the data for the last buffer has been written to memory. | | 1 | Current Equals Last Valid (CELV) — RO. 0 = Cleared by hardware when controller exists state (i.e., until a new value is written to the LVI register.) 1 = Current Index is equal to the value in the Last Valid Index Register (D30:F2:NABMBAR + 05h), and the buffer pointed to by the CIV has been processed (i.e., after the last valid buffer has been processed). This bit is very similar to bit 2, except this bit reflects the state rather than the event. This bit reflects the state of the controller, and remains set until the controller exits this state. | | 0 | DMA Controller Halted (DCH) — RO. 0 = Running. 1 = Halted. This could happen because of the Start/Stop bit being cleared and the DMA engines are idle, or it could happen once the controller has processed the last valid buffer. | ### 2.2.5 x\_PICB—Position In Current Buffer Register (Audio—D30:F2) I/O Address: NABMBAR + 08h (PIPICB), Attribute: RO NABMBAR + 18h (POPICB), NABMBAR + 28h (MCPICB) MBBAR + 48h (MC2PICB) MBBAR + 58h (PI2PICB) MBBAR + 68h (SPPICB) Default Value: 0000h Size: 16 bits Lockable: No Power Well: Core Software can read the registers at the offsets 08h, 0Ah, and 0Bh by performing a 32-bit read from the address offset 08h. Software can also read this register individually by doing a single, 16-bit read to offset 08h. Reads across DWord boundaries are not supported. | Bit | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Position In Current Buffer [15:0] — RO. These bits represent the number of samples left to be processed in the current buffer. This means the number of samples not yet read from memory (in the case of reads from memory) or not yet written to memory (in the case of writes to memory), irrespective of the number of samples that have been transmitted/received across AC-link. | ### 2.2.6 x\_PIV—Prefetched Index Value Register (Audio—D30:F2) I/O Address: NABMBAR + 0Ah (PIPIV), Attribute: RO NABMBAR + 1Ah (POPIV), NABMBAR + 2Ah (MCPIV) MBBAR + 4Ah (MC2PIV) MBBAR + 5Ah (PI2PIV) MBBAR + 6Ah (SPPIV) Default Value: 00h Size: 8 bits Lockable: No Power Well: Core Software can read the registers at the offsets 08h, 0Ah, and 0Bh by performing a 32-bit read from the address offset 08h. Software can also read this register individually by doing a single, 8-bit read to offset 0Ah. Reads across DWord boundaries are not supported. | | Bit | Description | |---|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ī | 7:5 | Hardwired to 0. | | | | <b>Prefetched Index Value [4:0]</b> — RO. These bits represent which buffer descriptor in the list has been prefetched. The bits in this register are also modulo 32 and roll over after they reach 31. | ### 2.2.7 x\_CR—Control Register (Audio—D30:F2) I/O Address: NABMBAR + 0Bh (PICR), Attribute: R/W, R/W (special) NABMBAR + 1Bh (POCR), NABMBAR + 2Bh (MCCR) MBBAR + 4Bh (MC2CR) MBBAR + 5Bh (PI2CR) MBBAR + 6Bh (SPCR) Default Value: 00h Size: 8 bits Lockable: No Power Well: Core Software can read the registers at the offsets 08h, 0Ah, and 0Bh by performing a 32-bit read from the address offset 08h. Software can also read this register individually by doing a single, 8-bit read to offset 0Bh. Reads across DWord boundaries are not supported. | Bit | Description | | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:5 | Reserved. | | | 4 | Interrupt on Completion Enable (IOCE) — R/W. This bit controls whether or not an interrupt occurs when a buffer completes with the IOC bit set in its descriptor. | | | 4 | 0 = Disable. Interrupt will not occur. 1 = Enable. | | | 3 | FIFO Error Interrupt Enable (FEIE) — R/W. This bit controls whether the occurrence of a FIFO error will cause an interrupt or not. | | | 3 | <ul> <li>0 = Disable. Bit 4 in the Status register will be set, but the interrupt will not occur.</li> <li>1 = Enable. Interrupt will occur.</li> </ul> | | | 2 | Last Valid Buffer Interrupt Enable (LVBIE) — R/W. This bit controls whether the completion of the last valid buffer will cause an interrupt or not. | | | 2 | 0 = Disable. Bit 2 in the Status register will still be set, but the interrupt will not occur. 1 = Enable. | | | | Reset Registers (RR) — R/W (special). | | | 1 | <ul> <li>0 = Removes reset condition.</li> <li>1 = Contents of all Bus master related registers to be reset, except the interrupt enable bits (bit 4,3,2 of this register). Software needs to set this bit but need not clear it since the bit is self clearing. This bit must be set only when the Run/Pause bit (D30:F2:2Bh, bit 0) is cleared. Setting it when the Run bit is set will cause undefined consequences.</li> </ul> | | | | Run/Pause Bus Master (RPBM) — R/W. | | | 0 | <ul> <li>0 = Pause bus master operation. This results in all state information being retained (i.e., master mode operation can be stopped and then resumed).</li> <li>1 = Run. Bus master operation starts.</li> </ul> | | #### **GLOB\_CNT—Global Control Register (Audio—D30:F2)** 2.2.8 R/W, R/W (special) 32 bits I/O Address: NABMBAR + 2Ch Attribute: Default Value: 00000000h Size: Lockable: No Power Well: Core | Bit | Description | | | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | S/PDIF Slot Map (SSM) — R/W. If the run/pause bus master bit (bit 0 of offset 2Bh) is set, then the value in these bits indicate which slots S/PDIF data is transmitted on. Software must ensure that the programming here does not conflict with the PCM channels being used. If there is a conflict, unpredictable behavior will result — the hardware will not check for a conflict. | | | | 31:30 | 00 = Reserved | | | | | 01 = Slots 7 and 8 | | | | | 10 = Slots 6 and 9 | | | | | 11 = Slots 10 and 11 | | | | 29:24 | Reserved. | | | | | PCM Out Mode (POM) — R/W. Enables the PCM out channel to use 16- or 20-bit audio on PCM out. This does not affect the microphone of S/PDIF DMA. When greater than 16-bit audio is used, the data structures are aligned as 32-bits per sample, with the highest order bits representing the data, and the lower order bits as don't care. | | | | 23:22 | 00 = 16 bit audio (default) | | | | | 01 = 20 bit audio | | | | | 10 = Reserved. If set, indeterminate behavior will result. | | | | | 11 = Reserved. If set, indeterminate behavior will result. | | | | | PCM 4/6 Enable — R/W. This field configures PCM Output for 2-, 4- or 6-channel mode. | | | | 21:20 | 00 = 2-channel mode (default)<br>01 = 4-channel mode<br>10 = 6-channel mode<br>11 = Reserved | | | | 19:7 | Reserved. | | | | | ACZ_SDIN2 Interrupt Enable — R/W. | | | | 6 | <ul> <li>0 = Disable.</li> <li>1 = Enable an interrupt to occur when the codec on the ACZ_SDIN2 causes a resume event on the AC-link.</li> </ul> | | | | | <b>NOTE</b> : This bit is not affected by AC '97 Audio Function D3 <sub>HOT</sub> to D0 reset. | | | | | ACZ_SDIN1 Interrupt Enable — R/W. | | | | 5 | 0 = Disable. 1 = Enable an interrupt to occur when the codec on the ACZ_SDIN1 causes a resume event on the AC-link. | | | | | NOTE: This bit is not affected by AC '97 Audio Function D3 <sub>HOT</sub> to D0 reset. | | | | | | | | | | ACZ_SDIN0 Interrupt Enable — R/W. | | | | 4 | ACZ_SDIN0 Interrupt Enable — R/W. 0 = Disable. 1 = Enable an interrupt to occur when the codec on ACZ_SDIN0 causes a resume event on the AC-link. | | | | 4 | 0 = Disable. 1 = Enable an interrupt to occur when the codec on ACZ_SDIN0 causes a resume event on the | | | | 4 | 0 = Disable. 1 = Enable an interrupt to occur when the codec on ACZ_SDIN0 causes a resume event on the AC-link. | | | | 3 | <ul> <li>0 = Disable.</li> <li>1 = Enable an interrupt to occur when the codec on ACZ_SDIN0 causes a resume event on the AC-link.</li> <li>NOTE: This bit is not affected by AC '97 Audio Function D3<sub>HOT</sub> to D0 reset.</li> </ul> | | | | Bit | Description | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 2 | AC '97 Warm Reset — R/W (special). 0 = Normal operation. 1 = Writing a 1 to this bit causes a warm reset to occur on the AC-link. The warm reset will awaken a suspended codec without clearing its internal registers. If software attempts to perform a warm reset while bit_clk is running, the write will be ignored and the bit will not change. This bit is self-clearing (it remains set until the reset completes and bit_clk is seen on the AC-link, after which it clears itself). NOTE: This bit is not affected by AC '97 Audio Function D3 <sub>HOT</sub> to D0 reset. | | | 1 | <ul> <li>AC '97 Cold Reset# — R/W.</li> <li>0 = Writing a 0 to this bit causes a cold reset to occur throughout the AC '97 circuitry. All data in the controller and the codec will be lost. Software needs to clear this bit no sooner than the minimum number of ms have elapsed.</li> <li>1 = This bit defaults to 0 and hence after reset, the driver needs to set this bit to a 1. The value of this bit is retained after suspends; hence, if this bit is set to a 1 prior to suspending, a cold reset is not generated automatically upon resuming.</li> <li>NOTE: This bit is in the core well and is not affected by AC '97 Audio Function D3<sub>HOT</sub> to D0 reset.</li> </ul> | | | GPI Interrupt Enable (GIE) — R/W. This bit controls whether the change in status of causes an interrupt. 0 = Bit 0 of the Global Status register is set, but no interrupt is generated. 1 = The change on value of a GPI causes an interrupt and sets bit 0 of the Global Status NOTE: This bit is not affected by AC '97 Audio Function D3 <sub>HOT</sub> to D0 reset. | | | **NOTE:** Reads across DWord boundaries are not supported. ### 2.2.9 GLOB\_STA—Global Status Register (Audio—D30:F2) I/O Address: NABMBAR + 30h Attribute: RO, R/W, R/WC Default Value: 00x0xxx01110000000000xxxxx00xxxb Size: 32 bits Lockable: No Power Well: Core | Bit | Description | | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:30 | Reserved. | | | 31.30 | ACZ_SDIN2 Resume Interrupt (S2RI) — R/WC. This bit indicates a resume event occurred on ACZ_SDIN2. Software clears this bit by writing a 1 to it. | | | 29 | 0 = Resume event did Not occur.<br>1 = Resume event occurred. | | | | NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | | 28 | ACZ_SDIN2 Codec Ready (S2CR) — RO. Reflects the state of the codec ready bit on ACZ_SDIN2. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. | | | | 0 = Not Ready.<br>1 = Ready. | | | | Bit Clock Stopped (BCS) — RO. This bit indicates that the bit clock is not running. | | | 27 | <ul> <li>0 = Transition is found on BIT_CLK.</li> <li>1 = ICH7 detected that there has been no transition on BIT_CLK for four consecutive PCI clocks.</li> </ul> | | | | S/PDIF Interrupt (SPINT) — RO. | | | 26 | <ul> <li>0 = When the specific status bit is cleared, this bit will be cleared.</li> <li>1 = S/PDIF out channel interrupt status bits have been set.</li> </ul> | | | 0.5 | PCM In 2 Interrupt (P2INT) — RO. | | | 25 | <ul> <li>0 = When the specific status bit is cleared, this bit will be cleared.</li> <li>1 = One of the PCM In 2 channel status bits have been set.</li> </ul> | | | 0.4 | Microphone 2 In Interrupt (M2INT) — RO. | | | 24 | <ul> <li>0 = When the specific status bit is cleared, this bit will be cleared.</li> <li>1 = One of the Mic in channel interrupts status bits has been set.</li> </ul> | | | | <b>Sample Capabilities</b> — RO. This field indicates the capability to support greater than 16-bit audio. | | | | 00 = Reserved | | | 23:22 | 01 = 16 and 20-bit Audio supported (ICH7 value) | | | | 10 = Reserved | | | | 11 = Reserved | | | 21:20 | Multichannel Capabilities— RO. This field indicates the capability to support more 4 and 6 channels on PCM Out. | | | 19:18 | Reserved. | | | 17 | MD3 — R/W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. | | | | <b>NOTE:</b> This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | | 16 | <b>AD3</b> — R/W. Power down semaphore for Audio. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the MD3 bit to coordinate the entry of the two codecs into D3 state. | | | | <b>NOTE:</b> This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | | | <b>Read Completion Status (RCS)</b> — R/WC. This bit indicates the status of codec read completions. | | | 15 | <ul> <li>0 = A codec read completes normally.</li> <li>1 = A codec read results in a time-out. The bit remains set until being cleared by software writing a 1 to the bit location.</li> </ul> | | | | NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | | Bit | Description | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 14 | Bit 3 of Slot 12 — RO. Display bit 3 of the most recent slot 12. | | | 13 | Bit 2 of Slot 12 — RO. Display bit 2 of the most recent slot 12. | | | 12 | 12 Bit 1 of slot 12 — RO. Display bit 1 of the most recent slot 12. | | | | ACZ_SDIN1 Resume Interrupt (S1R1) — R/WC. This bit indicates that a resume event occurred on ACZ_SDIN1. Software clears this bit by writing a 1 to it. | | | 11 | 0 = Resume event did Not occur<br>1 = Resume event occurred. | | | | <b>NOTE:</b> This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | | | ACZ_SDIN0 Resume Interrupt (S0R1) — R/WC. This bit indicates that a resume event occurred on ACZ_SDIN0. Software clears this bit by writing a 1 to it. | | | 10 | 0 = Resume event did Not occur<br>1 = Resume event occurred. | | | | NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | | 9 | ACZ_SDIN1 Codec Ready (S1CR) — RO. Reflects the state of the codec ready bit in ACZ_SDIN1. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. | | | | 0 = Not Ready.<br>1 = Ready. | | | 8 | ACZ_SDINO Codec Ready (SOCR) — RO. Reflects the state of the codec ready bit in ACZ_SDINO. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. | | | | 0 = Not Ready. 1 = Ready. | | | | Microphone In Interrupt (MINT) — RO. | | | 7 | <ul> <li>0 = When the specific status bit is cleared, this bit will be cleared.</li> <li>1 = One of the Mic in channel interrupts status bits has been set.</li> </ul> | | | | PCM Out Interrupt (POINT) — RO. | | | 6 | <ul> <li>0 = When the specific status bit is cleared, this bit will be cleared.</li> <li>1 = One of the PCM out channel interrupts status bits has been set.</li> </ul> | | | | PCM In Interrupt (PIINT) — RO. | | | 5 | <ul> <li>0 = When the specific status bit is cleared, this bit will be cleared.</li> <li>1 = One of the PCM in channel interrupts status bits has been set.</li> </ul> | | | 4:3 | Reserved | | | | Modem Out Interrupt (MOINT) — RO. | | | 2 | <ul> <li>0 = When the specific status bit is cleared, this bit will be cleared.</li> <li>1 = One of the modem out channel interrupts status bits has been set.</li> </ul> | | | | Modem In Interrupt (MIINT) — RO. | | | 1 | <ul> <li>0 = When the specific status bit is cleared, this bit will be cleared.</li> <li>1 = One of the modem in channel interrupts status bits has been set.</li> </ul> | | | | GPI Status Change Interrupt (GSCI) — R/WC. | | | 0 | <ul> <li>0 = Software clears this bit by writing a 1 to it.</li> <li>1 = This bit reflects the state of bit 0 in slot 12, and is set when bit 0 of slot 12 is set. This indicates that one of the GPI's changed state, and that the new values are available in slot 12.</li> </ul> | | | | This bit is not affected by AC '97 Audio Function D3 <sub>HOT</sub> to D0 Reset. | | **NOTE:** Reads across DWord boundaries are not supported. ### 2.2.10 CAS—Codec Access Semaphore Register (Audio—D30:F2) I/O Address: NABMBAR + 34h Attribute: R/W (special) Default Value: 00h Size: 8 bits Lockable: No Power Well: Core | Bit | Description | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 Reserved. | | | | <b>Codec Access Semaphore (CAS)</b> — R/W (special). This bit is read by software to check whether a codec access is currently in progress. | | 0 | <ul> <li>0 = No access in progress.</li> <li>1 = The act of reading this register sets this bit to 1. The driver that read this bit can then perform an I/O access. Once the access is completed, hardware automatically clears this bit.</li> </ul> | NOTE: Reads across DWord boundaries are not supported. #### 2.2.11 SDM—SDATA\_IN Map Register (Audio—D30:F2) I/O Address:NABMBAR + 80hAttribute:R/W, RODefault Value:00hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:6 | PCM In 2, Microphone In 2 Data In Line (DI2L)— R/W. When the SE bit is set, these bits indicates which ACZ_SDIN line should be used by the hardware for decoding the input slots for PCM In 2 and Microphone In 2. When the SE bit is cleared, the value of these bits are irrelevant, and PCM In 2 and Mic In 2 DMA engines are not available. 00 = ACZ_SDIN0 01 = ACZ_SDIN1 10 = ACZ_SDIN2 11 = Reserved | | | 5:4 | PCM In 1, Microphone In 1 Data In Line (DI1L)— R/W. When the SE bit is set, these bits indicates which ACZ_SDIN line should be used by the hardware for decoding the input slots for PCM In 1 and Microphone In 1. When the SE bit is cleared, the value of these bits are irrelevant, and the PCM In 1 and Mic In 1 engines use the OR'd ACZ_SDIN lines. 00 = ACZ_SDIN0 01 = ACZ_SDIN1 10 = ACZ_SDIN2 11 = Reserved | | | 3 | Steer Enable (SE) — R/W. When set, the ACZ_SDIN lines are treated separately and not OR'd together before being sent to the DMA engines. When cleared, the ACZ_SDIN lines are OR'd together, and the "Microphone In 2" and "PCM In 2" DMA engines are not available. | | | 2 | Reserved — RO. | | | 1:0 | Last Codec Read Data Input (LDI) — RO. When a codec register is read, this indicates which ACZ_SDIN the read data returned on. Software can use this to determine how the codecs are mapped. The values are: 00 = ACZ_SDIN0 01 = ACZ_SDIN1 10 = ACZ_SDIN2 11 = Reserved | | NOTE: Reads across DWord boundaries are not supported. #### AC '97 Audio Controller Registers (D30:F2) ### 3 AC '97 Modem Controller Registers (D30:F3) ### 3.1 AC '97 Modem PCI Configuration Space (D30:F3) *Note:* Registers that are not shown should be treated as Reserved. Table 3-1. AC '97 Modem PCI Register Address Map (Modem—D30:F3) | Offset | Mnemonic | Register | Default | Access | |---------|----------|-------------------------------------|--------------------------|-----------| | 00h–01h | VID | Vendor Identification | 8086 | RO | | 02h-03h | DID | Device Identification | See register description | RO | | 04h-05h | PCICMD | PCI Command | 0000h | R/W, RO | | 06h-07h | PCISTS | PCI Status | 0290h | R/WC, RO | | 08h | RID | Revision Identification | See register description | RO | | 09h | PI | Programming Interface | 00h | RO | | 0Ah | SCC | Sub Class Code | 03h | RO | | 0Bh | BCC | Base Class Code | 07h | RO | | 0Eh | HEADTYP | Header Type | 00h | RO | | 10h-13h | MMBAR | Modem Mixer Base Address | 00000001h | R/W, RO | | 14h–17h | MBAR | Modem Base Address | 00000001h | R/W, RO | | 2Ch-2Dh | SVID | Subsystem Vendor Identification | 0000h | R/WO | | 2Eh-2Fh | SID | Subsystem Identification | 0000h | R/WO | | 34h | CAP_PTR | Capabilities Pointer | 50h | RO | | 3Ch | INT_LN | Interrupt Line | 00h | R/W | | 3Dh | INT_PN | Interrupt Pin | See register description | RO | | 50h-51h | PID | PCI Power Management Capability ID | 0001h | RO | | 52h-53h | PC | Power Management Capabilities | C9C2h | RO | | 54h-55h | PCS | Power Management Control and Status | 0000h | R/W, R/WC | *Note:* Internal reset as a result of $D3_{HOT}$ to D0 transition will reset all the core well registers except the following BIOS programmed registers as BIOS may not be invoked following the D3-to-D0 transition. All resume well registers will not be reset by the $D3_{HOT}$ to D0 transition. Core well registers **not** reset by the D3<sub>HOT</sub> to D0 transition: - offset 2Ch–2Dh Subsystem Vendor ID (SVID) - offset 2Eh–2Fh Subsystem ID (SID) Resume well registers **will not** be reset by the D3<sub>HOT</sub> to D0 transition: • offset 54h–55h – Power Management Control and Status (PCS) ### 3.1.1 VID—Vendor Identification Register (Modem—D30:F3) Address Offset:00h-01hAttribute:RODefault Value:8086Size:16 BitsLockable:NoPower Well:Core | Bit | Description | |------|-----------------------------------------------------------| | 15:0 | Vendor ID — RO. This is a 16-bit value assigned to Intel. | ### 3.1.2 DID—Device Identification Register (Modem—D30:F3) Address Offset:02h–03hAttribute:RODefault Value:See bit descriptionSize:16 BitsLockable:NoPower Well:Core | Bit | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Device ID — RO. This is a 16-bit value assigned to the Intel <sup>®</sup> ICH7 AC '97 Modem controller. Refer to the Intel <sup>®</sup> I/O Controller Hub 7 (ICH7) Family Specification Update for the value of the Device ID Register. | ### 3.1.3 PCICMD—PCI Command Register (Modem—D30:F3) Address Offset: 04h–05h Attribute: R/W, RO Default Value: 0000h Size: 16 bits Lockable: No Power Well: Core PCICMD is a 16-bit control register. Refer to the *PCI Local Bus Specification* for complete details on each bit. | Bit | Description | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:11 | Reserved. Read 0. | | | | Interrupt Disable (ID)— R/W. | | | 10 | 0 = The INTx# signals may be asserted and MSIs may be generated. 1 = The AC '97 controller's INTx# signal will be de-asserted and it may not generate MSIs. | | | 9 | Fast Back to Back Enable (FBE) — RO. Not implemented. Hardwired to 0. | | | 8 | SERR# Enable (SERR_EN) — RO. Not implemented. Hardwired to 0. | | | 7 | Wait Cycle Control (WCC) — RO. Not implemented. Hardwired to 0. | | | 6 | Parity Error Response (PER) — RO. Not implemented. Hardwired to 0. | | | 5 | VGA Palette Snoop (VPS) — RO. Not implemented. Hardwired to 0. | | | 4 | Memory Write and Invalidate Enable (MWIE) — RO. Not implemented. Hardwired to 0. | | | 3 | Special Cycle Enable (SCE) — RO. Not implemented. Hardwired to 0. | | | 2 | Bus Master Enable (BME) — R/W. This bit controls standard PCI bus mastering capabilities. 0 = Disable 1 = Enable | | | 1 | Memory Space Enable (MSE) — RO. Hardwired to 0, AC '97 does not respond to memory accesses. | | | 0 | I/O Space Enable (IOSE) — R/W. This bit controls access to the I/O space registers. 0 = Disable access. (default = 0). 1 = Enable access to I/O space. The Native PCI Mode Base Address register should be programmed prior to setting this bit. | | ### 3.1.4 PCISTS—PCI Status Register (Modem—D30:F3) Address Offset:06h–07hAttribute:R/WC, RODefault Value:0290hSize:16 bitsLockable:NoPower Well:Core PCISTS is a 16-bit status register. Refer to the *PCI Local Bus Specification* for complete details on each bit. **Note:** For the writable bits, software must write a 1 to clear bits that are set. Writing a 0 to the bit has no effect. | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Detected Parity Error (DPE) — RO. Not implemented. Hardwired to 0. | | 14 | Signaled System Error (SSE) —RO. Not implemented. Hardwired to 0. | | | Master Abort Status (MAS) — R/WC. | | 13 | 0 = Master abort Not generated by bus master AC '97 function. 1 = Bus Master AC '97 interface function, as a master, generates a master abort. | | 12 | Reserved. Read as 0. | | 11 | Signaled Target Abort (STA) — RO. Not implemented. Hardwired to 0. | | 10:9 | DEVSEL# Timing Status (DEV_STS) — RO. This 2-bit field reflects the ICH7's DEVSEL# timing parameter. These read only bits indicate the ICH7's DEVSEL# timing when performing a positive decode. | | 8 | Data Parity Error Detected (DPED) — RO. Not implemented. Hardwired to 0. | | 7 | Fast Back to Back Capable (FB2BC) — RO. Hardwired to 1. This bit indicates that the ICH7 as a target is capable of fast back-to-back transactions. | | 6 | User Definable Features (UDF) — RO. Not implemented. Hardwired to 0. | | 5 | 66 MHz Capable (66MHZ_CAP) — RO. Hardwired to 0. | | 4 | Capabilities List (CAP_LIST) — RO. Indicates that the controller contains a capabilities pointer list. The first item is pointed to by looking at configuration offset 34h. | | | Interrupt Status (INTS) — RO. | | 3 | 0 = This bit is 0 after the interrupt is cleared. 1 = This bit is 1 when the INTx# is asserted. | | 2:0 | Reserved | ### 3.1.5 RID—Revision Identification Register (Modem—D30:F3) Address Offset:08hAttribute:RODefault Value:See bit descriptionSize:8 BitsLockable:NoPower Well:Core | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Revision ID — RO. Refer to the $Intel^{\$}$ I/O Controller Hub 7 (ICH7) Family Specification Update for the value of the Revision ID Register. | ### 3.1.6 PI—Programming Interface Register (Modem—D30:F3) Address Offset:09hAttribute:RODefault Value:00hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | |-----|-----------------------------| | 7:0 | Programming Interface — RO. | ### 3.1.7 SCC—Sub Class Code Register (Modem—D30:F3) Address Offset:0AhAttribute:RODefault Value:03hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | |-----|-------------------------------------------| | 7:0 | Sub Class Code — RO. 03h = Generic Modem. | ### 3.1.8 BCC—Base Class Code Register (Modem—D30:F3) Address Offset:0BhAttribute:RODefault Value:07hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | |-----|---------------------------------------------------------------| | 7:0 | Base Class Code — RO. 07h = Simple Communications controller. | ### 3.1.9 HEADTYP—Header Type Register (Modem—D30:F3) Address Offset:0EhAttribute:RODefault Value:00hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | |-----|-------------------| | 7:0 | Header Type — RO. | ### 3.1.10 MMBAR—Modem Mixer Base Address Register (Modem—D30:F3) Address Offset: 10–13h Attribute: R/W, RO Default Value: 00000001h Size: 32 bits The Native PCI Mode Modem uses PCI Base Address register #1 to request a contiguous block of I/O space that is to be used for the Modem Mixer software interface. The mixer requires 256 bytes of I/O space. All accesses to the mixer registers are forwarded over the AC-link to the codec where the registers reside. In the case of the split codec implementation, accesses to the different codecs are differentiated by the controller by using address offsets 00h–7Fh for the primary codec and address offsets 80h–FEh for the secondary codec. | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Hardwired to 0's. | | 15:8 | Base Address — R/W. These bits are used in the I/O space decode of the Modem interface registers. The number of upper bits that a device actually implements depends on how much of the address space the device will respond to. For the AC '97 Modem, the upper 16 bits are hardwired to 0, while bits 15:8 are programmable. This configuration yields a maximum I/O block size of 256 bytes for this base address. | | 7:1 | Reserved. Read as 0 | | 0 | Resource Type Indicator (RTE) — RO. Hardwired to 1 indicating a request for I/O space. | #### 3.1.11 MBAR—Modem Base Address Register (Modem—D30:F3) Address Offset: 14h–17h Attribute: R/W, RO Default Value: 00000001h Size: 32 bits The Modem function uses PCI Base Address register #1 to request a contiguous block of I/O space that is to be used for the Modem software interface. The Modem Bus Mastering register space requires 128 bytes of I/O space. All Modem registers reside in the controller, therefore cycles are **not** forwarded over the AC-link to the codec. | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Hardwired to 0's. | | 15:7 | Base Address — R/W. These bits are used in the I/O space decode of the Modem interface registers. The number of upper bits that a device actually implements depends on how much of the address space the device will respond to. For the AC '97 Modem, the upper 16 bits are hardwired to 0, while bits 15:7 are programmable. This configuration yields a maximum I/O block size of 128 bytes for this base address. | | 6:1 | Reserved. Read as 0 | | 0 | Resource Type Indicator (RTE) — RO. Hardwired to 1 indicating a request for I/O space. | ## 3.1.12 SVID—Subsystem Vendor Identification Register (Modem—D30:F3) Address Offset:2Ch-2DhAttribute:R/WODefault Value:0000hSize:16 bitsLockable:NoPower Well:Core The SVID register, in combination with the Subsystem ID register, enable the operating environment to distinguish one audio subsystem from the other(s). This register is implemented as write-once register. Once a value is written to it, the value can be read back. Any subsequent writes will have no effect. This register is not affected by the D3<sub>HOT</sub> to D0 transition. | Bit | Description | |------|-----------------------------| | 15:0 | Subsystem Vendor ID — R/WO. | ### 3.1.13 SID—Subsystem Identification Register (Modem—D30:F3) Address Offset:2Eh–2FhAttribute:R/WODefault Value:0000hSize:16 bitsLockable:NoPower Well:Core The SID register, in combination with the Subsystem Vendor ID register make it possible for the operating environment to distinguish one audio subsystem from another. This register is implemented as write-once register. Once a value is written to it, the value can be read back. Any subsequent writes will have no effect. This register is not affected by the D3<sub>HOT</sub> to D0 transition. | Bit | Description | |------|----------------------| | 15:0 | Subsystem ID — R/WO. | ### 3.1.14 CAP\_PTR—Capabilities Pointer Register (Modem—D30:F3) Address Offset:34hAttribute:RODefault Value:50hSize:8 bitsLockable:NoPower Well:Core This register indicates the offset for the capability pointer. | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------| | 7:0 | Capabilities Pointer (CAP_PTR) — RO. This field indicates that the first capability pointer offset is offset 50h. | ### 3.1.15 INT\_LN—Interrupt Line Register (Modem—D30:F3) Address Offset:3ChAttribute:R/WDefault Value:00hSize:8 bitsLockable:NoPower Well:Core This register indicates which PCI interrupt line is used for the AC '97 module interrupt. | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Interrupt Line (INT_LN) — R/W. This data is not used by the Intel <sup>®</sup> ICH7. It is used to communicate to software the interrupt line that is connected to the interrupt pin. | ### 3.1.16 INT\_PIN—Interrupt Pin Register (Modem—D30:F3) Address Offset:3DhAttribute:RODefault Value:See descriptionSize:8 bitsLockable:NoPower Well:Core This register indicates which PCI interrupt pin is used for the AC '97 modem interrupt. The AC '97 interrupt is internally OR'd to the interrupt controller with the PIRQB# signal. | | Bit | Description | | |---|-----|----------------------------------------------------------------------------------------------------|--| | Ī | 7:3 | Reserved | | | | 2:0 | Interrupt Pin (INT_PN) — RO. This reflects the value of D30IP.AMIP in chipset configuration space. | | ## 3.1.17 PID—PCI Power Management Capability Identification Register (Modem—D30:F3) Address Offset:50hAttribute:RODefault Value:0001hSize:16 bitsLockable:NoPower Well:Core | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------| | 15:8 | Next Capability (NEXT) — RO. This field indicates that this is the last item in the list. | | 7:0 | Capability ID (CAP) — RO. This field indicates that this pointer is a message signaled interrupt capability. | ## 3.1.18 PC—Power Management Capabilities Register (Modem—D30:F3) Address Offset:52hAttribute:RODefault Value:C9C2hSize:16 bitsLockable:NoPower Well:Core | Bit | Description | | |-------|------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:11 | PME Support — RO. This field indicates PME# can be generated from all D states. | | | 10:9 | Reserved. | | | 8:6 | Auxiliary Current — RO. This field reports 375 mA maximum Suspend well current required when in the $\mathrm{D3}_{\mathrm{COLD}}$ state. | | | 5 | Device Specific Initialization (DSI) — RO. This bit indicates that no device-specific initialization is required. | | | 4 | Reserved — RO. | | | 3 | PME Clock (PMEC) — RO. This bit indicates that PCI clock is not required to generate PME#. | | | 2:0 | Version (VS) — RO. This field indicates support for Revision 1.1 of the PCI Power Management Specification. | | ## 3.1.19 PCS—Power Management Control and Status Register (Modem—D30:F3) Address Offset:54hAttribute:R/W, R/WCDefault Value:0000hSize:16 bitsLockable:NoPower Well:Resume This register is not affected by the $D3_{\mbox{HOT}}$ to D0 transition. | Bit | Description | | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | PME Status (PMES) — R/WC. 0 = Software clears this bit by writing a 1 to it. 1 = This bit is set when the AC '97 controller would normally assert the PME# signal independent of the state of the PME_En bit. This bit resides in the resume well. | | | 14:9 | Reserved — RO. | | | 8 | PME Enable (PMEE) — R/W. 0 = Disable. 1 = Enable. When set, and if corresponding PMES is also set, the AC '97 controller sets the AC97_STS bit in the GPE0_STS register. | | | 7:2 | Reserved — RO. | | | 1:0 | Power State (PS) — R/W. This field is used both to determine the current power state of the AC '97 controller and to set a new power state. The values are: 00 = D0 state 01 = not supported 10 = not supported 11 = D3 <sub>HOT</sub> state When in the D3 <sub>HOT</sub> state, the AC '97 controller's configuration space is available, but the I/O and memory spaces are not. Additionally, interrupts are blocked. If software attempts to write a value of 10b or 01b in to this field, the write operation must complete normally; however, the data is discarded and no state change occurs. | | ### 3.2 AC '97 Modem I/O Space (D30:F3) In the case of the split codec implementation accesses to the modern mixer registers in different codecs are differentiated by the controller by using address offsets 00h–7Fh for the primary codec and address offsets 80h–FEh for the secondary codec. Table 3-2 shows the register addresses for the modern mixer registers. Table 3-2. Intel® ICH7 Modem Mixer Register Configuration | Register | | MMBAR Exposed Registers (D30:F3) | |----------|-----------|----------------------------------| | Primary | Secondary | Name | | 00h:38h | 80h:B8h | Intel RESERVED | | 3Ch | BCh | Extended Modem ID | | 3Eh | BEh | Extended Modern Stat/Ctrl | | 40h | C0h | Line 1 DAC/ADC Rate | | 42h | C2h | Line 2 DAC/ADC Rate | | 44h | C4h | Handset DAC/ADC Rate | | 46h | C6h | Line 1 DAC/ADC Level Mute | | 48h | C8h | Line 2 DAC/ADC Level Mute | | 4Ah | CAh | Handset DAC/ADC Level Mute | | 4Ch | CCh | GPIO Pin Config | | 4Eh | CEh | GPIO Polarity/Type | | 50h | D0h | GPIO Pin Sticky | | 52h | D2h | GPIO Pin Wake Up | | 54h | D4h | GPIO Pin Status | | 56h | D6h | Misc. Modem AFE Stat/Ctrl | | 58h | D8h | AC '97 Reserved | | 5Ah | DAh | Vendor Reserved | | 7Ch | FCh | Vendor ID1 | | 7Eh | FEh | Vendor ID2 | #### NOTES: - 1. Registers in italics are for functions not supported by the ICH7. - 2. Software should not try to access reserved registers. - 3. The ICH7 supports a modem codec connected to ACZ\_SDIN[2:0], as long as the Codec ID is 00 or 01. However, the ICH7 does not support more than one modem codec. For a complete list of topologies, see your ICH7 enabled Platform Design Guide. The Global Control (GLOB\_CNT) and Global Status (GLOB\_STA) registers are aliased to the same global registers in the audio and modem I/O space. Therefore a read/write to these registers in either audio or modem I/O space affects the same physical register. Software could access these registers as bytes, word, DWord quantities, but reads must not cross DWord boundaries. These registers exist in I/O space and reside in the AC '97 controller. The two channels, Modem in and Modem out, each have their own set of Bus Mastering registers. The following register descriptions apply to both channels. The naming prefix convention used is as follows: MI = Modem in channel MO = Modem out channel **Table 3-3. Modem Registers** | Offset | Mnemonic | Name | Default | Access | |---------|----------|--------------------------------------------------|-----------|-----------------------| | 00h-03h | MI_BDBAR | Modem In Buffer Descriptor List Base<br>Address | 00000000h | R/W | | 04h | MI_CIV | Modem In Current Index Value | 00h | RO | | 05h | MI_LVI | Modem In Last Valid Index | 00h | R/W | | 06h–07h | MI_SR | Modem In Status | 0001h | R/WC, RO | | 08h–09h | MI_PICB | Modem In Position In Current Buffer | 0000h | RO | | 0Ah | MI_PIV | Modem In Prefetch Index Value | 00h | RO | | 0Bh | MI_CR | Modem In Control | 00h | R/W,<br>R/W (special) | | 10h-13h | MO_BDBAR | Modem Out Buffer Descriptor List Base<br>Address | 00000000h | R/W | | 14h | MO_CIV | Modem Out Current Index Value | 00h | RO | | 15h | MO_LVI | Modem Out Last Valid | 00h | R/W | | 16h–17h | MO_SR | Modem Out Status | 0001h | R/WC, RO | | 18h–19h | MI_PICB | Modem In Position In Current Buffer | 0000h | RO | | 1Ah | MO_PIV | Modem Out Prefetched Index | 00h | RO | | 1Bh | MO_CR | Modem Out Control | 00h | R/W,<br>R/W (special) | | 3Ch-3Fh | GLOB_CNT | Global Control | 00000000h | R/W,<br>R/W (special) | | 40h-43h | GLOB_STA | Global Status | 00300000h | RO, R/W,<br>R/WC | | 44h | CAS | Codec Access Semaphore | 00h | R/W (special) | #### NOTE: 1. MI = Modem in channel; MO = Modem out channel **Note:** Internal reset as a result of D3<sub>HOT</sub> to D0 transition will reset all the core well registers except the registers shared with the AC '97 audio controller (GCR, GSR, CASR). All resume well registers will not be reset by the D3<sub>HOT</sub> to D0 transition. Core well registers and bits **not** reset by the D3<sub>HOT</sub> to D0 transition: - offset 3Ch–3Fh bits [6:0] Global Control (GLOB\_CNT) - offset 40h–43h bits [29,15,11:10] Global Status (GLOB\_STA) - offset 44h Codec Access Semaphore Register (CAS) Resume well registers and bits **will not** be reset by the D3<sub>HOT</sub> to D0 transition: • offset 40h–43h – bits [17:16] Global Status (GLOB\_STA) ### 3.2.1 x\_BDBAR—Buffer Descriptor List Base Address Register (Modem—D30:F3) I/O Address: MBAR + 00h (MIBDBAR), Attribute: R/W MBAR + 10h (MOBDBAR) Default Value: 00000000h Size: 32bits Lockable: No Power Well: Core Software can read the register at offset 00h by performing a single, 32-bit read from address offset 00h. Reads across DWord boundaries are not supported. | Bit | Description | | |------|------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:3 | <b>Buffer Descriptor List Base Address [31:3]</b> — R/W. These bits represent address bits 31:3. The entries should be aligned on 8-byte boundaries. | | | 2:0 | Hardwired to 0. | | #### 3.2.2 x\_CIV—Current Index Value Register (Modem—D30:F3) I/O Address: MBAR + 04h (MICIV), Attribute: RO MBAR + 14h (MOCIV), Default Value: 00h Size: 8bits Lockable: No Power Well: Core Software can read the registers at offsets 04h, 05h and 06h simultaneously by performing a single, 32-bit read from address offset 04h. Software can also read this register individually by doing a single, 8-bit read to offset 04h. Reads across DWord boundaries are not supported. | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Hardwired to 0. | | 4:0 | Current Index Value [4:0] — RO. These bits represent which buffer descriptor within the list of 16 descriptors is being processed currently. As each descriptor is processed, this value is incremented. | ### 3.2.3 x\_LVI—Last Valid Index Register (Modem—D30:F3) I/O Address: MBAR + 05h (MILVI), Attribute: R/W MBAR + 15h (MOLVI) Default Value: 00h Power Well: Core Software can read the registers at offsets 04h, 05h and 06h simultaneously by performing a single, 32-bit read from address offset 04h. Software can also read this register individually by doing a single, 8-bit read to offset 05h. Reads across DWord boundaries are not supported. | Bit | Description | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:5 | Hardwired to 0 | | | 4:0 | <b>Last Valid Index [4:0]</b> — R/W. These bits indicate the last valid descriptor in the list. This value is updated by the software as it prepares new buffers and adds to the list. | | ### 3.2.4 x\_SR—Status Register (Modem—D30:F3) I/O Address: MBAR + 06h (MISR), Attribute: R/WC, RO MBAR + 16h (MOSR) Default Value: 0001h Size: 16 bits Lockable: No Power Well: Core Software can read the registers at offsets 04h, 05h and 06h simultaneously by performing a single, 32-bit read from address offset 04h. Software can also read this register individually by doing a single, 16-bit read to offset 06h. Reads across DWord boundaries are not supported. | Bit | Description | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:5 | Reserved | | | 4 | FIFO Error (FIFOE) — R/WC. 0 = Software clears this bit by writing a 1 to it. 1 = FIFO error occurs. Modem in: FIFO error indicates a FIFO overrun. The FIFO pointers don't increment, the incoming data is not written into the FIFO, thereby being lost. Modem out: FIFO error indicates a FIFO underrun. The sample transmitted in this case should be the last valid sample. The ICH7 will set the FIFO bit if the under-run or overrun occurs when there are more valid buffers to process. | | | 3 | Buffer Completion Interrupt Status (BCIS) — R/WC. 0 = Software clears this bit by writing a 1 to it. 1 = Set by the hardware after the last sample of a buffer has been processed, AND if the Interrupt on Completion (IOC) bit is set in the command byte of the buffer descriptor. Remains active until software clears bit. | | | 2 | Last Valid Buffer Completion Interrupt (LVBCI) — R/WC. 0 = Software clears this bit by writing a 1 to it. 1 = Set by hardware when last valid buffer has been processed. It remains active until cleared by software. This bit indicates the occurrence of the event signified by the last valid buffer being processed. Thus, this is an event status bit that can be cleared by software once this event has been recognized. This event will cause an interrupt if the enable bit in the Control Register is set. The interrupt is cleared when the software clears this bit. In the case of transmits (PCM out, Modem out) this bit is set, after the last valid buffer has been fetched (not after transmitting it). While in the case of Receives, this bit is set after the data for the last buffer has been written to memory. | | | 1 | Current Equals Last Valid (CELV) — RO. 0 = Hardware clears when controller exists state (i.e., until a new value is written to the LVI register). 1 = Current Index is equal to the value in the Last Valid Index Register, AND the buffer pointed to by the CIV has been processed (i.e., after the last valid buffer has been processed). This bit is very similar to bit 2, except this bit reflects the state rather than the event. This bit reflects the state of the controller, and remains set until the controller exits this state. | | | 0 | DMA Controller Halted (DCH) — RO. 0 = Running. 1 = Halted. This could happen because of the Start/Stop bit being cleared and the DMA engines are idle, or it could happen once the controller has processed the last valid buffer. | | ### 3.2.5 x\_PICB—Position in Current Buffer Register (Modem—D30:F3) I/O Address: MBAR + 08h (MIPICB), Attribute: RO MBAR + 18h (MOPICB), Default Value: 0000h Size: 16 bits Lockable: No Power Well: Core Software can read the registers at the offsets 08h, 0Ah, and 0Bh by performing a 32-bit read from the address offset 08h. Software can also read this register individually by doing a single, 16-bit read to offset 08h. Reads across DWord boundaries are not supported. | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | <b>Position In Current Buffer[15:0]</b> — RO. These bits represent the number of samples left to be processed in the current buffer. | ### 3.2.6 x\_PIV—Prefetch Index Value Register (Modem—D30:F3) I/O Address: MBAR + 0Ah (MIPIV), Attribute: RO MBAR + 1Ah (MOPIV) Default Value: 00h Size: 8 bits Lockable: No Power Well: Core Software can read the registers at the offsets 08h, 0Ah, and 0Bh by performing a 32-bit read from the address offset 08h. Software can also read this register individually by doing a single, 8-bit read to offset 0Ah. Reads across DWord boundaries are not supported. | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------| | 7:5 | Hardwired to 0 | | 4:0 | <b>Prefetched Index Value [4:0]</b> — RO. These bits represent which buffer descriptor in the list has been prefetched. | #### x\_CR—Control Register (Modem—D30:F3) 3.2.7 MBAR + 0Bh (MICR), MBAR + 1Bh (MOCR) I/O Address: Attribute: R/W, R/W (special) Default Value: Size: 00h 8 bits Power Well: Lockable: No Core Software can read the registers at the offsets 08h, 0Ah, and 0Bh by performing a 32-bit read from the address offset 08h. Software can also read this register individually by doing a single, 8-bit read to offset 0Bh. Reads across DWord boundaries are not supported. | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Reserved | | 4 | Interrupt on Completion Enable (IOCE) — R/W. This bit controls whether or not an interrupt occurs when a buffer completes with the IOC bit set in its descriptor. | | | 0 = Disable<br>1 = Enable | | 3 | <b>FIFO Error Interrupt Enable (FEIE)</b> — R/W. This bit controls whether the occurrence of a FIFO error will cause an interrupt or not. | | | <ul> <li>0 = Disable. Bit 4 in the Status Register will be set, but the interrupt will not occur.</li> <li>1 = Enable. Interrupt will occur.</li> </ul> | | 2 | <b>Last Valid Buffer Interrupt Enable (LVBIE)</b> — R/W. This bit controls whether the completion of the last valid buffer will cause an interrupt or not. | | | <ul> <li>0 = Disable. Bit 2 in the Status register will still be set, but the interrupt will not occur.</li> <li>1 = Enable</li> </ul> | | 1 | Reset Registers (RR) — R/W (special). | | | <ul> <li>0 = Removes reset condition.</li> <li>1 = Contents of all registers to be reset, except the interrupt enable bits (bit 4,3,2 of this register). Software needs to set this bit. It must be set only when the Run/Pause bit is cleared. Setting it when the Run bit is set will cause undefined consequences. This bit is self-clearing (software needs not clear it).</li> </ul> | | 0 | Run/Pause Bus Master (RPBM) — R/W. | | | <ul> <li>0 = Pause bus master operation. This results in all state information being retained (i.e., master mode operation can be stopped and then resumed).</li> <li>1 = Run. Bus master operation starts.</li> </ul> | #### **GLOB\_CNT—Global Control Register (Modem—D30:F3)** 3.2.8 R/W, R/W (special) 32 bits I/O Address: MBAR + 3Ch Attribute: Default Value: 00000000h Size: Lockable: Power Well: No Core | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | Reserved. | | 6 | ACZ_SDIN2 Interrupt Enable (S2RE) — R/W. | | | <ul> <li>0 = Disable.</li> <li>1 = Enable an interrupt to occur when the codec on the ACZ_SDIN2 causes a resume event on the AC-link.</li> </ul> | | | ACZ_SDIN1 Resume Interrupt Enable (S1RE) — R/W. | | 5 | <ul> <li>0 = Disable.</li> <li>1 = Enable an interrupt to occur when the codec on the ACZ_SDIN1 causes a resume event on the AC-link.</li> </ul> | | | ACZ_SDIN0 Resume Interrupt Enable (S0RE) — R/W. | | 4 | Disable. Substitute of the control | | | AC-LINK Shut Off (LSO) — R/W. | | 3 | 0 = Normal operation.<br>1 = Controller disables all outputs which will be pulled low by internal pull down resistors. | | | AC '97 Warm Reset — R/W (special). | | 2 | <ul> <li>0 = Normal operation.</li> <li>1 = Writing a 1 to this bit causes a warm reset to occur on the AC-link. The warm reset will awaken a suspended codec without clearing its internal registers. If software attempts to perform a warm reset while bit_clk is running, the write will be ignored and the bit will not change. This bit is self-clearing (it remains set until the reset completes and bit_clk is seen on the AC-link, after which it clears itself).</li> </ul> | | | AC '97 Cold Reset# — R/W. | | 1 | <ul> <li>0 = Writing a 0 to this bit causes a cold reset to occur throughout the AC '97 circuitry. All data in the controller and the codec will be lost. Software needs to clear this bit no sooner than the minimum number of ms have elapsed.</li> <li>1 = This bit defaults to 0 and hence after reset, the driver needs to set this bit to a 1. The value of this bit is retained after suspends; hence, if this bit is set to a 1 prior to suspending, a cold reset is not generated automatically upon resuming.</li> </ul> | | | NOTE: This bit is in the Core well. | | 0 | <b>GPI Interrupt Enable (GIE)</b> — R/W. This bit controls whether the change in status of any GPI causes an interrupt. | | | 0 = Bit 0 of the Global Status Register is set, but no interrupt is generated. 1 = The change in value of a GPI causes an interrupt and sets bit 0 of the Global Status Register. | | | NOTE: This bit is cleared by the AC '97 Modem function D3 <sub>HOT</sub> to D0 reset. | Note: Reads across DWord boundaries are not supported. ### 3.2.9 GLOB\_STA—Global Status Register (Modem—D30:F3) I/O Address: MBAR + 40h Attribute: RO, R/W, R/WC Default Value: 00300000h Size: 32 bits Lockable: No Power Well: Core | 31:30 Reserved. ACZ_SDIN2 Resume Interrupt (S2RI) — R/WC. This bit indicates a resume event occurred on ACZ_SDIN2. 9 Software clears this bit by writing a 1 to it. 1 = Resume event occurred. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. ACZ_SDIN2. ACZ_SDIN2. ACZ_SDIN2. ACZ_SDIN2. ACZ_SDIN2. ACZ_SDIN2. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. 9 = Not Ready. 1 = Ready. 2 = Ready. 2 Bit Clock Stopped (BCS) — RO. This bit indicates that the bit clock is not running. 0 = Transition is found on BIT_CLK. 1 = Intel® CHT detects that there has been no transition on BIT_CLK for four consecutive PCI clocks. SVPDIF* Interrupt (SPINT) — RO. 2 When the specific status bit is cleared, this bit will be cleared. 1 = SVPDIF out channel interrupt status bits have been set. PCM in 2 Interrupt (P2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM In 2 channel status bits have been set. Microphone 2 In Interrupt (M2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM In 2 channel status bits have been set. Microphone 2 In Interrupt (M2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the Mic in channel interrupt status bits have been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 00 = Reserved 11 = Reserved 11 = Reserved MD3 — RW. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clear | D:4 | Pecarintian | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ACZ_SDIN2 Resume Interrupt (S2RI) — R/WC. This bit indicates a resume event occurred on ACZ_SDIN2. 28 Software clears this bit by writing a 1 to it. 1 = Resume event occurred. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. ACZ_SDIN2. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. 0 = Not Ready. 1 = Ready. 1 = Ready. 28 Bit Clock Stopped (BCS) — RO. This bit indicates that the bit clock is not running. 29 O = Transition is found on BIT_CLK. 20 I = Intel® ICH7 detects that there has been no transition on BIT_CLK for four consecutive PCI clocks. SyPDIP* Interrupt (SPINT) — RO. 20 O = When the specific status bit is cleared, this bit will be cleared. 1 = SyPDIP* out channel interrupt status bits have been set. PCM in 2 Interrupt (PZINT) — RO. 25 O = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM in 2 channel status bits have been set. Microphone 2 in Interrupt (MZINT) — RO. 26 O = When the specific status bit is cleared, this bit will be cleared. 1 = One of the Mic in channel interrupt status bits have been set. Microphone 2 in Interrupt (MZINT) — RO. 27 O = When the specific status bit is cleared, this bit will be cleared. 28 One of the PCM in 2 channel status bits have been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 28 O = Reserved 29 O = Reserved 10 = Reserved Multichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. 19:18 Reserved. MD3 — R/W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. | | · | | ACZ_SDIN2. Software clears this bit by writing a 1 to it. 1 = Resume event occurred. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. ACZ_SDIN2 Codec Ready (S2CR) — RO. This bit reflects the state of the codec ready bit on ACZ_SDIN2. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. 0 = Not Ready. 1 = Ready. Bit Clock Stopped (BCS) — RO. This bit indicates that the bit clock is not running. 0 = Transition is found on BIT_CLK. 1 = Intel® (CHP detects that there has been no transition on BIT_CLK for four consecutive PCI clocks. S/PDIF* Interrupt (SPINT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = S/PDIF out channel interrupt status bits have been set. PCM in 2 Interrupt (P2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM in 2 channel status bits have been set. Microphone 2 In Interrupt (M2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM in 1 channel interrupt status bits have been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 00 = Reserved 11 = Reserved Multichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. 19:18 Reserved. MD3 — R/W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read completes normally. 1 = A codec read completes | 31.30 | | | 1 = Resume event occurred. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. ACZ SDIN2 Codec Ready (SZCR) — RO. This bit reflects the state of the codec ready bit on ACZ SDIN2. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. D = Not Ready. 1 = Ready. Bit Clock Stopped (BCS) — RO. This bit indicates that the bit clock is not running. O = Transition is found on BIT_CLK. 1 = Intel® (CH7 detects that there has been no transition on BIT_CLK for four consecutive PCI clocks. S/PDIF Interrupt (SPINT) — RO. O = When the specific status bit is cleared, this bit will be cleared. 1 = S/PDIF out channel interrupt status bits have been set. PCM In 2 Interrupt (P2INT) — RO. O = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM In 2 channel status bits have been set. Microphone 2 In Interrupt (MZINT) — RO. O = When the specific status bit is cleared, this bit will be cleared. 1 = One of the Mic in channel interrupts status bits has been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 00 = Reserved 11 = Reserved 11 = Reserved 12:20 MIDD — RW. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — RWC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 1 A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | 29 | ACZ_SDIN2. | | ACZ. SDIN2 Codec Ready (S2CR) — RO. This bit reflects the state of the codec ready bit on ACZ. SDIN2. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. 0 = Not Ready. 1 = Ready. Bit Clock Stopped (BCS) — RO. This bit indicates that the bit clock is not running. 0 = Transition is found on BIT_CLK. 1 = Intel® ICH7 detects that there has been no transition on BIT_CLK for four consecutive PCI clocks. S/PDIF* Interrupt (SPINT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = S/PDIF out channel interrupt status bits have been set. PCM In 2 Interrupt (P2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM In 2 channel status bits have been set. Microphone 2 In Interrupt (M2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the Mic in channel interrupts status bits have been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 00 = Reserved 23:22 3 = Reserved 10 = 16 and 20-bit Audio supported (ICH7 value) 10 = Reserved Multichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. Reserved. MD3 — R/W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | | | ACZ. SDIN2 Codec Ready (S2CR) — RO. This bit reflects the state of the codec ready bit on ACZ. SDIN2. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. 0 = Not Ready. 1 = Ready. Bit Clock Stopped (BCS) — RO. This bit indicates that the bit clock is not running. 0 = Transition is found on BIT_CLK. 1 = Intel® ICH7 detects that there has been no transition on BIT_CLK for four consecutive PCI clocks. S/PDIF* Interrupt (SPINT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = S/PDIF out channel interrupt status bits have been set. PCM In 2 Interrupt (P2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM In 2 channel status bits have been set. Microphone 2 In Interrupt (M2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the Mic in channel interrupts status bits have been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 00 = Reserved 23:22 3 = Reserved 10 = 16 and 20-bit Audio supported (ICH7 value) 10 = Reserved Multichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. Reserved. MD3 — R/W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | Bit Clock Stopped (BCS) — RO. This bit indicates that the bit clock is not running. 0 = Transition is found on BIT_CLK. 1 = Intel® ICH7 detects that there has been no transition on BIT_CLK for four consecutive PCI clocks. S/PDIF* Interrupt (SPINT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = S/PDIF out channel interrupt status bits have been set. PCM In 2 Interrupt (P2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM In 2 channel status bits have been set. Microphone 2 In Interrupt (M2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the Mic in channel interrupts status bits have been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 00 = Reserved 11 = Reserved 11 = Reserved 11 = Reserved 11 = Reserved Multichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. 19:18 Reserved. MD3 — R7W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | 28 | ACZ_SDIN2 Codec Ready (S2CR) — RO. This bit reflects the state of the codec ready bit on ACZ_SDIN2. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" | | 0 = Transition is found on BIT_CLK. 1 = Intel® ICH7 detects that there has been no transition on BIT_CLK for four consecutive PCI clocks. S/PDIF* Interrupt (SPINT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = S/PDIF out channel interrupt status bits have been set. PCM In 2 Interrupt (P2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM In 2 channel status bits have been set. Microphone 2 In Interrupt (M2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the Mic in channel interrupts status bits have been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 00 = Reserved 11 = Reserved 11 = Reserved Multichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. 19:18 Reserved. MD3 — R/W. Power down semaphore for Modern. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 15 | | 1 | | 1 = Intel® ICH7 detects that there has been no transition on BIT_CLK for four consecutive PCI clocks. S/PDIF* Interrupt (SPINT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = S/PDIF out channel interrupt status bits have been set. PCM In 2 Interrupt (P2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM In 2 channel status bits have been set. Microphone 2 In Interrupt (M2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the Mic in channel interrupts status bits have been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 00 = Reserved 01 = Reserved 11 = Reserved 11 = Reserved 21:20 Multichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. 19:18 Reserved. MD3 — R/W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | Bit Clock Stopped (BCS) — RO. This bit indicates that the bit clock is not running. | | 0 = When the specific status bit is cleared, this bit will be cleared. 1 = S/PDIF out channel interrupt status bits have been set. PCM In 2 Interrupt (P2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM In 2 channel status bits have been set. Microphone 2 In Interrupt (M2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the Mic in channel interrupts status bits has been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 00 = Reserved 11 = Reserved 11 = Reserved 11 = Reserved 11 = Reserved 11 = Reserved. MUItichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. 19:18 Reserved. MD3 — R/W. Power down semaphore for Modern. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | 27 | 1 = Intel® ICH7 detects that there has been no transition on BIT_CLK for four consecutive PCI | | 0 = When the specific status bit is cleared, this bit will be cleared. 1 = S/PDIF out channel interrupt status bits have been set. PCM In 2 Interrupt (P2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM In 2 channel status bits have been set. Microphone 2 In Interrupt (M2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the Mic in channel interrupts status bits has been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 00 = Reserved 11 = Reserved 11 = Reserved 11 = Reserved 11 = Reserved 11 = Reserved. MUItichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. 19:18 Reserved. MD3 — R/W. Power down semaphore for Modern. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | S/PDIF* Interrupt (SPINT) — RO. | | 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM In 2 channel status bits have been set. Microphone 2 In Interrupt (M2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the Mic in channel interrupts status bits has been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 00 = Reserved 23:22 01 = 16 and 20-bit Audio supported (ICH7 value) 10 = Reserved 11 = Reserved Multichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. 19:18 Reserved. MD3 — R/W. Power down semaphore for Modern. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | 26 | 0 = When the specific status bit is cleared, this bit will be cleared. | | 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the PCM In 2 channel status bits have been set. Microphone 2 In Interrupt (M2INT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the Mic in channel interrupts status bits has been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 00 = Reserved 23:22 01 = 16 and 20-bit Audio supported (ICH7 value) 10 = Reserved 11 = Reserved Multichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. 19:18 Reserved. MD3 — R/W. Power down semaphore for Modern. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | PCM In 2 Interrupt (P2INT) — RO. | | 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the Mic in channel interrupts status bits has been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 00 = Reserved 01 = 16 and 20-bit Audio supported (ICH7 value) 10 = Reserved 11 = Reserved 21:20 | 25 | 0 = When the specific status bit is cleared, this bit will be cleared. | | 1 = One of the Mic in channel interrupts status bits has been set. Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. 00 = Reserved 01 = 16 and 20-bit Audio supported (ICH7 value) 10 = Reserved 11 = Reserved 21:20 | | Microphone 2 In Interrupt (M2INT) — RO. | | 23:22 01 = 16 and 20-bit Audio supported (ICH7 value) 10 = Reserved 11 = Reserved 21:20 Multichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. 19:18 Reserved. MD3 — R/W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. AD3 — R/W. Power down semaphore for Audio. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the MD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | 24 | | | 23:22 01 = 16 and 20-bit Audio supported (ICH7 value) 10 = Reserved 11 = Reserved 21:20 Multichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. 19:18 Reserved. MD3 — R/W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. AD3 — R/W. Power down semaphore for Audio. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the MD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | Sample Capabilities — RO. This field indicates the capability to support greater than 16-bit audio. | | 10 = Reserved 11 = Reserved 21:20 | | 00 = Reserved | | 21:20 Multichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. 19:18 Reserved. MD3 — R/W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. AD3 — R/W. Power down semaphore for Audio. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the MD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | 23:22 | 01 = 16 and 20-bit Audio supported (ICH7 value) | | Multichannel Capabilities — RO. This field indicates the capability to support 4 and 6 channels on PCM Out. 19:18 Reserved. MD3 — R/W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. AD3 — R/W. Power down semaphore for Audio. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the MD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | 10 = Reserved | | PCM Out. 19:18 Reserved. MD3 — R/W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. AD3 — R/W. Power down semaphore for Audio. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the MD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | 11 = Reserved | | MD3 — R/W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. AD3 — R/W. Power down semaphore for Audio. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the MD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | 21:20 | | | context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. AD3 — R/W. Power down semaphore for Audio. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the MD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | 19:18 | Reserved. | | AD3 — R/W. Power down semaphore for Audio. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the MD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | 17 | context across power states (except G3). The bit has no hardware function. It is used by software in | | context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the MD3 bit to coordinate the entry of the two codecs into D3 state. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | Read Completion Status (RCS) — R/WC. This bit indicates the status of codec read completions. Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | 16 | context across power states (except G3). The bit has no hardware function. It is used by software in | | Software clears this bit by writing a 1 to it. 0 = A codec read completes normally. 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | | | 1 = A codec read results in a time-out. NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | 15 | | | | | | | 14 Bit 3 of Slot 12 — RO. Display bit 3 of the most recent slot 12. | | NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | | 14 | Bit 3 of Slot 12 — RO. Display bit 3 of the most recent slot 12. | | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | Bit 2 of Slot 12 — RO. Display bit 2 of the most recent slot 12. | | 12 | Bit 1 of Slot 12 — RO. Display bit 1 of the most recent slot 12. | | 11 | ACZ_SDIN1 Resume Interrupt (S1RI) — R/WC. This bit indicates that a resume event occurred on ACZ_SDIN1. Software clears this bit by writing a 1 to it. 0 = Resume event did Not occur. 1 = Resume event occurred. | | | NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | 10 | ACZ_SDINO Resume Interrupt (SORI) — R/WC. This bit indicates that a resume event occurred on ACZ_SDINO. Software clears this bit by writing a 1 to it. 0 = Resume event did Not occur. 1 = Resume event occurred. | | | NOTE: This bit is not affected by D3 <sub>HOT</sub> to D0 Reset. | | 9 | ACZ_SDIN1 Codec Ready (S1CR) — RO. This bit reflects the state of the codec ready bit in ACZ_SDIN1. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. | | | 0 = Not Ready.<br>1 = Ready. | | 8 | <b>ACZ_SDINO Codec Ready (S0CR)</b> — RO. This bit reflects the state of the codec ready bit in ACZ_SDIN 0. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. | | | 0 = Not Ready.<br>1 = Ready. | | | Microphone In Interrupt (MINT) — RO. | | 7 | <ul> <li>0 = When the specific status bit is cleared, this bit will be cleared.</li> <li>1 = One of the Mic in channel interrupts status bits has been set.</li> </ul> | | | PCM Out Interrupt (POINT) — RO. | | 6 | <ul> <li>0 = When the specific status bit is cleared, this bit will be cleared.</li> <li>1 = One of the PCM out channel interrupts status bits has been set.</li> </ul> | | | PCM In Interrupt (PIINT) — RO. | | 5 | <ul> <li>0 = When the specific status bit is cleared, this bit will be cleared.</li> <li>1 = One of the PCM in channel interrupts status bits has been set.</li> </ul> | | 4:3 | Reserved | | 2 | Modem Out Interrupt (MOINT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the modem out channel interrupts status bits has been set. | | 1 | Modem In Interrupt (MIINT) — RO. 0 = When the specific status bit is cleared, this bit will be cleared. 1 = One of the modem in channel interrupts status bits has been set. | | | GPI Status Change Interrupt (GSCI) — R/WC. | | 0 | <ul> <li>0 = Software clears this bit by writing a 1 to it.</li> <li>1 = This bit reflects the state of bit 0 in slot 12, and is set when bit 0 of slot 12 is set. This indicates that one of the GPI's changed state, and that the new values are available in slot 12.</li> </ul> | | | NOTE: This bit has not affected by AC '97 Audio Modem function D3 <sub>HOT</sub> to D0 Reset. | **Note:** On reads from a codec, the controller will give the codec a maximum of four frames to respond, after which if no response is received, it will return a dummy read completion to the processor (with all F's on the data) and also set the Read Completion Status bit in the Global Status Register. Note: Reads across DWord boundaries are not supported. # 3.2.10 CAS—Codec Access Semaphore Register (Modem—D30:F3) I/O Address:NABMBAR + 44hAttribute:R/W (special)Default Value:00hSize:8 bits Lockable: No Size: 8 bits Lockable: No Power Well: Core | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | Reserved | | 0 | <b>Codec Access Semaphore (CAS)</b> — R/W (special). This bit is read by software to check whether a codec access is currently in progress. | | | <ul> <li>0 = No access in progress.</li> <li>1 = The act of reading this register sets this bit to 1. The driver that read this bit can then perform an I/O access. Once the access is completed, hardware automatically clears this bit.</li> </ul> | *Note:* Reads across DWord boundaries are not supported. #### AC '97 Modem Controller Registers (D30:F3) # 4 Intel<sup>®</sup> High Definition Audio BIOS Considerations The Intel<sup>®</sup> HD Audio controller (Bus #0, Device #27, Function #0) is an ICH7 internal PCI Express Endpoint device. Software may access the Intel® HD Audio controller registers (including the memory mapped registers) by byte, word, DWord quantities and on natural boundaries; DWord accesses must be on dWord boundaries, word accesses on word boundaries, etc. This chapter describes BIOS requirements for Intel® HD Audio controller support. # 4.1 Intel<sup>®</sup> High Definition Audio/AC' 97 Signal Mode Selection The Intel® HD Audio controller and the AC'97 controllers (audio and modem) share the same physical signal pins to communicate with codecs as Figure 4-1 shows. The Intel® HD Audio/ AC97# Signal Mode (AZ/AC97#) bit at D27:F0:Reg40h[0] determines which one of the two controllers is connected to the codec. Figure 4-1. Intel® ICH7 High Definition Audio/AC' 97 Share Signals to Codecs ### 4.1.1 Intel<sup>®</sup> High Definition Audio/AC' 97 Codec Detection Before PCI device enumeration during POST, BIOS must determine the type of codec present on the platform, then program the AZ/AC97# bit to select either Intel® HD Audio or AC' 97 signal mode, and program the corresponding bit in the Function Disable register (RCBA+ 3418h[6:4]) to disable the other controller. If the BIOS has inherent knowledge of which type of Codec(s) will be connected to the ICH7's signals, it can set the AZ/AC97# bit accordingly. ICH7 also provides a mechanism for software to detect the type of the codec present on the platform. Below is the Intel® HD Audio register used in the codec detection. #### D27:F0:Reg40h - AZCTL—Intel® HD Audio Control | Bit | Туре | Reset | Description | | | |-----|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7:4 | RsvdP | 0s | Reserved | | | | 3 | R/W | 0 | BITCLK Detect Clear (CLKDETCLR): Writing a 1 to this bit clears the CLKDET# bit. The CLKDET# bit remains clear while this bit is set to 1. When a 0 is written to this bit, the clock detect circuit is operational and may be enabled. | | | | 2 | R/W | 0 | BITCLK Detect Enable (CLKDETEN): Writing a 1 to this bit enables the clock detection circuit. Writing a 0 latches the current state of the CLKDET# bit. | | | | 1 | RO | 0 | BITCLK Detected Inverted (CLKDET#): This bit is modified by hardware. It is set to 0 when the ICH7 detects that the BITCLK signal is toggling, indicating the presence of an AC'97 codec on the link. Note that the CLKDETEN and CLKDETCLR bits control the operation of this bit and must be manipulated correctly to get a valid CLKDET# indicator. | | | | 0 | R/W | 0 | Intel® HD Audio/AC97# Signal Mode (AZ/AC97#): This bit selects the mode of the shared Intel® HD Audio/AC97 signals. | | | | | | | 0 = AC97 mode is selected.<br>1 = Intel® HD Audio mode is selected. | | | | | | | The bit defaults to 0 (AC97 mode) to protect against contention on BCLK when an AC97 codec is connected. | | | | | | | Note that this bit has no effect on the visibility of the AC97 and Intel® HD Audio function configuration space. That is controlled through individual function enable bits. | | | | | | | This bit is in the resume well and only cleared on a power-on reset. Software must not make assumptions about the reset state of this bit and must set it appropriately. | | | In the Intel® HD Audio environment the ICH7 drives BITCLK signal. The AZ/AC97# bit defaults to 0 (AC97 mode) after reset, so the BITCLK signal will be configured as an input. The ICH7 samples the BITCLK signal. If it is toggling the CLKDET# bit will be set to 0. The BIOS can read this bit and set the AZ/AC97# bit accordingly. BIOS should perform this detection prior to PCI enumeration. The following is the BIOS software flow for codec detection: - 1. Ensure that ICH7 RCBA base address register (D31:F0:Reg F0h) is initialized and enabled. - 2. Ensure that both AC'97 and Intel® HD Audio functions are present (RCBA+ 3418[6:4]=000b), which is the power on default. - 3. Set IOSE bit (D30:F2:Reg41h[0]=1), program the AC'97 function's PCI BARs with temporary address values and enable IO BAR space via PCI command register. #### Intel® High Definition Audio BIOS Considerations - 4. De-assert AC\_RESET# bit to take the link out of RESET# (NABMBAR at D30:F2:Reg14h + offset 2Ch[1]=1). - 5. Wait ~20ms for AC'97 codec driven BIT\_CLK startup. - 6. Write a 0 to the Intel® HD Audio/AC97# bit (D27:F0:Reg40h[0]=0) to ensure that AC'97 mode is selected. - 7. Make sure that CLKDET# bit is cleared by writing a 1 and then a 0 to the CLKDETCLR bit. - 8. Write a 1 to the CLKDETEN bit to enable the clock detection circuit. - 9. Write a 0 to the CLKDETEN bit. - 10. Read the CLKDET# bit. - 11. If CLKDET# is clear(==0), then the codec(s) are AC'97. Disable and hide the Intel® HD Audio function. Skip the steps below and exit. - 12. If CLKDET# is set (==1), then the codec(s) are Intel® HD Audio. - 13. Reassert AC\_RESET# bit to put the link back into reset state (NABMBAR at D30:F2:Reg14h + offset 2Ch[1]=0). - 14. Clear the AC'97 BARs and disable memory/IO space through its PCI register 04h. - 15. Hide the AC'97 functions (RCBA+ 3418h[6:5] = 11b) - 16. Set the AZ/AC'97# bit to 1 to enable Intel® HD Audio signal mode (D27:F0:Reg40h[0]=1b) - 17. Program the Intel® HD Audio AZBAR at PCI config space 10h-17h to a temporary address and enable it by setting PCI command register 04h[1]=1. - 18. De-assert the Controller Reset# bit in Intel® HD Audio to cause the link to start up (AZBAR+08h [0] = 1) - 19. Clear STATESTS bits (AZBAR+0Eh [2:0]) by writing 1s to them. - 20. Turn off the link by writing a 0 to the Controller Reset# bit in Intel® HD Audio (AZBAR+08h [0] = 0). Poll Controller Reset# bit until it reads back as 0. - 21. Turn on the link again by writing a 1 to Controller Reset# bit (AZBAR+08h [0] = 1). This causes a codec link re-enumeration. Wait for about 1 millisecond (ms). Poll Controller Reset# bit until it reads back as 1. - 22. Read the STATESTS bits (AZBAR+0Eh [2:0]) which will indicate which SDIN lines have codecs on them. If there is one or more bits set to 1, Intel® HD Audio codec(s) are present, go to step 24. Otherwise there is no codec present. - 23. If there is no codec present, BIOS can disable the Intel® HD Audio controller by - Turning off the link by writing a 0 to the Controller Reset bit (AZBAR+08h [0] = 0). - Clearing Intel® HD Audio AZBAR register (offset 10h), then write 0 to PCI command register at offset 04h. - Disabling Intel® HD Audio controller via Function Disable register (set RCBA+ 3418h[4] =1). Skip the following steps and exit. 24. For each Intel® HD Audio codec present as indicated by AZBAR+0Eh[2:0], perform codec initialization as described in the next section. ### 4.1.2 Intel<sup>®</sup> High Definition Audio Codec Initialization This section involves the programming interface on Intel® HD Audio codec link. Readers are encouraged to read the relevant chapters of Intel® HD Audio Specification for information regarding architecture overview, register interface, programming model and codec features and requirements. Intel® HD Audio allows flexible configurations of the inputs and outputs among its internal functional units and between codec and external jacks. Each pair of pins in the codec is assigned to an internal node in the codec, so the information related to the jack position, color coding, etc. is mapped to the node that is internally assigned to the pins and wired to a jack. This information will allow the audio driver to configure the audio codecs correctly. After BIOS has determined the presence of Intel® HD Audio codec(s), it must follow the programming sequence given in this section to update the codec with correct jack information specific to the platform for Intel® HD Audio driver to retrieve and use later. If the codecs are not initialized with this platform-specific information, the Intel® HD Audio driver will use the default data in the codecs which may or may not match the pin/jack connections or jack locations of the platform. #### 4.1.2.1 Intel<sup>®</sup> High Definition Audio Codec Architecture Introduction The Intel® HD Audio Specification defines a modular codec architecture that is fully discoverable and configurable by software. It provides for the construction and description of various codec functions from a defined set of parameterized modules (building blocks, or Widgets). Each such module and each collection of modules becomes a uniquely addressable Node, from which software can read capability parameters and to which it can send control commands. The root node is the top level node and always has a Node ID (NID) of 0. Each node contains information of the next level of nodes below it, in a tree structure as shown in Figure 4-2. For each Intel® HD Audio codec present, a unique Codec Address (CAd) is assigned to the codec by hardware after reset during the codec link initialization and will be used for software to address each codec. For instance, the codec connected to SDI0 (as indicated by AZBAR+0Eh[0]=1) has its CAd=0, the codec connected to SDI1 (as indicated by AZBAR+0Eh[1]=1) has its CAd=1, and so on, each node in a codec has its pre-defined, unique Node ID (NID). The CAd+NID combination is used by a Verb to uniquely address a codec node. Figure 4-2. Intel® High Definition Audio Codec Node Structure and Addressing A codec **verb** is a 32-bit DWord command sent to a codec by software that contains the following information: - Codec address and Node ID of the target node in the codec - Command to be performed by the target node - Data payload (if any) Below is the format of a Verb dword. There are two ways for software to send verbs to and receive response data from codecs over the Intel® HD Audio codec link: Using CORB/RIRB (Command Output Ring Buffer / Response Input Ring Buffer), or using Immediate Command/Immediate Response register pair. See the Intel® HD Audio Specification for details of register description and programming interface. #### 4.1.2.2 Codec Verb Table For each codec present on the Intel® HD Audio codec link, a corresponding pre-defined "Codec Verb Table" must be available to BIOS. The Codec Verb Tables are based on codec specific information (coded datasheet) and platform design specific information (schematics) and are built by BIOS writers and platform designers. The table contains a list of 32-bit "Verb"s (command and data payload) to be sent to the corresponding codec over the Intel® HD Audio codec link. Below is a sample Intel® HD Audio Codec Verb Table, defined in Intel x86 Assembly Language, for a platform with 1 codec at codec address 01h. ``` ;Sample Intel® HD Audio Codec Verb Table ;Codec Address (CAd) = 01h ;Codec Vendor: XYZ Company ;VenID DevID: dd 12345678h ;SubsystemID: Program 0x87654321h dd 10172021h dd 10172143h dd 10172265h dd 10172387h ; FrontPanel_Supported? ; 1=Supported, 0=Not supported db 01h ; # of Rear Panel Pin Complexes dw 0009h ; # of Front Panel Pin Complexes dw 0002h----- ``` #### VerbTable0: ``` ;Pin Complex 1 (NID 12h) dd 11271C11h dd 11271D81h dd 11271E30h dd 11271F00h ;Pin Complex 2 (NID 11h) dd 11171C11h dd 11171D01h dd 11171E40h dd 11171F00h ;Pin Complex 3 (NID 13h) dd 11371C11h dd 11371DA1h dd 11371E60h dd 11371F00h ;Pin Complex 4 (NID 32h) dd 13271C11h dd 13271D01h dd 13271E00h dd 13271F00h ``` #### Intel® High Definition Audio BIOS Considerations ``` (NID 15h) ;Pin Complex 5 dd 11571C11h dd 11571D01h dd 11571E00h dd 11571F00h ;Pin Complex 6 (NID 31h) dd 13171C11h dd 13171D01h dd 13171E00h dd 13171F00h ;Pin Complex 9 (NID 19h) dd 11971C11h dd 11971DC4h dd 11971E00h dd 11971F00h ;Pin Complex 10 (NID 18h) dd 11871C11h dd 11871D04h dd 11871E00h dd 11871F00h ;Pin Complex 11 (NID 17h) dd 11771C90h dd 11771D3Fh dd 11771E00h dd 11771F00h VerbTable0FP: ;Pin Complex 7 (NID 14h) Front Panel Jack dd 11471C02h dd 11471D21h dd 11471E10h dd 11471F00h ;Pin Complex 8 (NID 16h) Front Panel Jack dd 11671C02h dd 11671DA1h dd 11671E10h ``` dd 11671F00h #### 4.1.2.3 Codec Initialization Programming Sequence After BIOS has determined the presence of Intel® HD Audio codec(s), it must follow the programming sequence given in this section to update the codec with correct jack information specific to the platform for Intel® HD Audio driver to retrieve and use later. There are two ways for software to send verbs to and receive response data from codecs over the Intel® HD Audio codec link: Using CORB/RIRB (Command Output Ring Buffer / Response Input Ring Buffer), or using Immediate Command/Immediate Response register pair. The sequence below uses the latter which does not require the availability of a memory buffer. BIOS should ensure that the Intel® HD Audio AZBAR at PCI config space 10h-17h contains a valid address value and is enabled by setting PCI command register 04h[1]=1. BIOS should also ensure that the Controller Reset# bit of Global Control register in memory-mapped space (AZBAR+08h[0]) is set to 1 and read back as 1. For each Intel® HD Audio codec present as indicated by AZBAR+0Eh[2:0], BIOS should perform the codec initialization as described below: - 1. Read the VenderID/DeviceID pair from the attached codec - Poll the ICB bit of IRS register at AZBAR+68h[0] to make sure it returns 0. - Write verb c00F0000h (dword) to the IC register at AZBAR+60h, where: 'c' (bits 31:28) represents the codec address (CAd). - Write the bits of IRS register at AZBAR+68h[1:0] to 11b to send the verb to codec. - Poll IRS register bits at AZBAR+68h[1:0] until it returns 10b indicating the verb has been sent to the codec and response data from codec is now valid. - Read the IR register at AZBAR+64h, the dword data is the VID/DID value returned by the codec. - Check against internal list to determine if there is a stored verb table which matches the CAd/ VID/DID information. Note that steps 1 and 2 are BIOS implementation-specific steps and can be done in different ways. If a BIOS has prior knowledge of fixed platform/codec combination (e.g., for a BIOS having 3 stored verb tables for 3 known codecs at known codec addresses on a known platform), a simple pre-defined codec-to-table matching can be used and steps 1 and 2 can be eliminated. For a BIOS to support multiple codec/platform combinations, an internal matchlist might be needed to match a platform/codec combination to a codec verb table. - 3. If there is a match, send the entire list of verbs in the matching verb table one by one to the codec. - Poll the ICB bit of IRS register at AZBAR+68h[0] to make sure it returns 0. - Write the next verb (dword) in the table to the IC register at AZBAR+60h, - Write the bits of IRS register at AZBAR+68h[1:0] to 11b to send the verb to codec. - Poll the ICB bit of IRS register at AZBAR+68h[0] until it returns 0 indicating the verb has been sent to the codec. - Repeat the steps until all the verbs in the table have been sent. **Note:** Some verbs in the table may need to be qualified by certain platform-specific conditions. For example, for the sample table above, the verbs for Pin Complex 7 and 8 (NID=14,16 respectively) should be sent only if the Front Panel Jacks are present and connected on the platform, which may be indicated by a software flag that is controlled by certain GPIO pin state. #### 4.1.2.4 Codec Initialization Sample Code This section shows an example of code implementation of the Intel® HD Audio codec initialization sequence. ``` <u>;-----</u> ; Procedure:InitializeIntel®HDAudioCodecs ; Description:Initialize Intel®HDAudioCodecs by sending ; codec verbs to codecs. ; Input: : ES - 0000h with 4GB limit. : STACK- Available. ; Intel® HD Audio controller's AZBAR is initialized and enabled. ; Codec verb tables are available and defined in the ; same code segment. ; Output: : CF: 1 = Codec initialization failure ; CF: 0 = Codec initialization success ; Registers modified:All except segment registers. ; Notes: ; MKF HDAudio BASE ADDRESS = the value of AZBAR register ; MKF_MAX_NUM_AZAL_CODECS = 3 (max of 3 codecs supported) ; HDAudio_MMIO_STATESTS = 0Eh ; HDAudio_MMIO_IC = 60h ; HDAudio MMIO IR = 64h ; HDAudio_MMIO_ICS_ICB = 68h ; VerbHeaderSize = 11d InitializeHDAudioCodecs PROC NEAR PUBLIC ebx will always hold the Intel® HD Audio base address mov ebx, MKF_HDAudio_BASE_ADDRESS ecx is the current codec address (only 15 codecs are supported in the Intel® HD Audio spec so only the lower 4 bits are relevant) mov ecx, MKF_MAX_NUM_AZAL_CODECS ``` ``` dx is the map of SDI pins, and the bits will be cleared as the associated codecs are serviced dx, word ptr es:[ebx+HDAudio MMIO STATESTS] InitCurrentCodec: dec CX btr dx, cx ; Test for 'cx'th codec NextSDI inc ·----- ;1. Ensure Intel® HD Audio device is enabled and BARs are programmed a. Program Intel® HD Audio BARs with temporary values b. Enable memory space and bus mastering c. Deassert CRST# a. Set the AZ/AC'97# bit to 1 to enable Intel® HD Audio signal mode (D27:F0:Reg40h[0]=1b) mov ah, HDAudio_AZCTL_OFFSET al, HDAudio_AZCTL_OFFSET_AZ_AC97 mov _SET_PCI_FAR HDAudio b. Program the Intel® HD Audio AZBAR at PCI config space 10h-17h to a temporary address mov ah, PCI_BAR0 mov ebx, MKF_HDAudio_BASE_ADDRESS _WRITE_PCI_DWORD_FAR HDAudio c. Enable memory space and bus mastering for Intel® HD Audio al, CMD_MEM_SPACE+CMD_BUS_MASTER _SET_PCI_FAR HDAudio d. Deassert the CRST bit in Intel® HD Audio to cause the link to start up(AZBAR+08h[0]=1) byte ptr es:[ebx+HDAudio_MMIO_GCTL], or HDAudio MMIO GCTL CRST ·_____ Read the Vendor ID/Device ID pair from the attached codec ;2. ; a. Poll the ICB bit in the ICS register at AZBAR+68h[0] until it returns 0 b. Write verb c00F0000h (dword) to the IC register at AZBAR+60h; where 'c' ``` #### Intel® High Definition Audio BIOS Considerations ``` (bits 31:28) respresents the codec address (CAd). ; c. Set bits 1:0 of the IRS register at AZBAR+68h[1:0] d. Poll ICS register bits at AZBAR+68h[1:0] until they return 10b indicating the verb has been sent to the codec and response data from codec is now valid. e. Read IR register at AZBAR+64h, the dword data is the VendorID/ Device ID value returned by the codec ;------ a. Poll the ICB bit in the ICS register at AZBAR+68h[0] until it returns 0 push cx xor cx, cx ; 64K cycles PollICBBit: word ptr es:[ebx+HDAudio_MMIO_ICS], test HDAudio_MMIO_ICS_ICB įΖ : Poll ICB bit until it returns 0 loop PollICBBit Add error handling code here When timeout occurs, reset link per audio driver team request byte ptr es:[ebx+HDAudio MMIO GCTL], NOT HDAudio MMIO GCTL CRST byte ptr es:[ebx+HDAudio_MMIO_GCTL], or HDAudio_MMIO_GCTL_CRST ICBBitClear: pop cx b. Write verb c00F0000h (dword) to the IC register at AZBAR+60h; where 'c' (bits 31:28) respresents the codec address (CAd). mov eax, ecx shl eax, 28 eax, 000F0000h or mov dword ptr es:[ebx+HDAudio_MMIO_IC], eax; Write the verb c. Set bits 1:0 of the IRS register at AZBAR+60h[1:0] word ptr es:[ebx+HDAudio MMIO ICS], BIT1+BIT0; Send the or command d. Poll ICS register bits at AZBAR+68h[1:0] until they return 10b indicating ``` ``` the verb has been sent to the codec and response data from codec is now valid. PollDataValid: mov al, byte ptr es:[ebx+HDAudio_MMIO_ICS] cmp al, 10b ine PollDataValid e. Read IR register at AZBAR+64h, the dword data is the VendorID/ Device ID value returned by the codec eax, dword ptr es:[ebx+HDAudio_MMIO_IR]; eax=vendorID/ deviceID ·_____ Check against the list of supported vendor ID/Device ID combinations to determine if the received VID/DID is supported. ;----- push ecx call CheckforValidCodec CX, CX VerbTableDone ; jump if VID/DID not supported If there is a match, send the entire list of verbs in the matching verb table one by one to the codec a. Poll the ICB bit of the ICS register at AZBAR+68h[0] until it returns 0. b. Write the next verb (dword) in the table to the IC register at AZBAR+60h. ; c. Write the bits of the ICS register at AZBAR+68h[1:0] to 11b to send the verb to the codec. d. Repeat steps 4a-4c until all verbs in the table have been sent for the current codec. a. Poll the ICB bit of the ICS register at AZBAR+68h[0] until it returns 0. push cx xor cx, cx PollICBBit2: ``` ### intel #### Intel® High Definition Audio BIOS Considerations | | a .:- | test | word | ptr | es:[ebx+HDAudio_MMIO_ICS], | | | | |------------------------------|---------------------------------------------------------------------------|------------------------|-----------|--------|-------------------------------------|--|--|--| | HDA | _ | MMIO_ICS_ICB | | | | | | | | -6 | jZ<br>••••"!! | ICBBit2 | - | | ICB bit until it returns 0 (need to | | | | | cnai | _ | DAudio" in this cor | nmana to | HDF | Nuaio? | | | | | | • | PollICBBit2 | | | | | | | | ; | | error handling code | e here | | | | | | | ICB | Bit2: | | | | | | | | | | pop | CX | | | | | | | | ; | | | verb (dw | ord) i | in the table to the IC register at | | | | | AZE | BAR+6 | 60h. | | | | | | | | | mov | eax, dword ptr c | s:[si] | | | | | | | | mov | dword ptr es:[eb | x+HDAu | dio_∧ | MMIO_IC], eax ; Write verb | | | | | ;<br>the | c. W | rite the bits of the I | ICS regis | ter at | AZBAR+68h[1:0] to 11b to send | | | | | ; | ver | b to the codec. | | | | | | | | | or | word ptr es:[ebx+ | HDAudio | ММ | IO_ICS], BIT1+BIT0 | | | | | ; | d. Repeat steps 3a-3d until all verbs in the table have been sent for the | | | | | | | | | : | | rent codec. | | | | | | | | , | | | | | | | | | | | loop | PollICBBit2 | ; | Cont | inue until all verbs written | | | | | Verl | bTable | eDone: | | | | | | | | | рор | ecx | | | | | | | | | | | | | | | | | | Nex | tSDI: | | | | | | | | | | or | dx, dx | | | | | | | | | jnz | InitCurrentCodec | | | | | | | | | • | | | | | | | | | HDA | AudioC | CodecComplete: | | | | | | | | | ret | , | | | | | | | | InitializeHDAudioCodecs ENDP | | | | | | | | | | | 2011 | D7.14470004000 E7 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | ,· | | | <b></b> | | | | | | | ,<br>, D. | 000 sl. | roiChooliforN-1:-10 | ada- | | | | | | | , rr | oceaui | re:CheckforValidC | oaec | | | | | | ``` ; Description: Detects whether the vendor and device ID of the current codec is supported based on whether the value is found at the start of any of the codec verb tables. ; Input:EAX - Vendor and device ID of the current codec ECX - Current codec address DS - BDA DSEG. ; ES - 0000h with 4GB limit. ; FS - POST_DSEG. ; GS - RUN_CSEG. STACK- Available. ; Output:CX - Size of codec verb table (in dwords) if a valid codec is present. Else cx = 0. - Adddress of the codec verb table (valid if CF=0) ; Modified:SI *----- CheckforValidCodec PROC NEAR PUBLIC push bx push edx push si xor bx, bx CheckNextCodecTable: mov si, word ptr cs:[bx+offset CodecVerbTableList] dword ptr cs:[si], eax cmp FoundValidCodec end of table? add bx, 2 ; Next verb table entry bx, (offset CodecVerbTableListEnd - offset стр CodecVerbTableList) CheckNextCodecTable CodecNotValid: xor cx, cx ``` ``` jmp CodecCheckDone FoundValidCodec: edx, dword ptr cs:[si+VerbHeaderSize]; Get first verb mov shr edx, 28 стр edx, ecx ; Is the codec address correct? ine CodecNotValid add si, 6 call GetVerbTableSize ; Codec has valid DID/VID and addr CodecCheckDone: рор si рор edx pop bx ret CheckforValidCodec ENDP ; Procedure:GetVerbTableSize ; Description: Checks the front panel sensing GPIO to determine if front panel jacks are present. The routine returns the size of the verb table (size may depend on whether front panel is supported or if the codec supports front panel). ; Input:SI - Adddress of the front panel supported status byte DS - BDA_DSEG. : ES - 0000h with 4GB limit. ; FS - POST_DSEG. ; GS - RUN CSEG. ; STACK- Available. ; Output:CX - Size of codec verb table in dwords SI - Adddress of the codec verb table ; Modified:EBX, CX, SI ``` ``` GetverbTableSize PROC NEAR PUBLIC push ebx mov cl, byte ptr cs:[si] ; al = Front panel support bit inc or cl, cl mov cx, word ptr cs:[si] ; cx = length of rear panel table FPSupportDone ; If front panel not supported ; by the codec, no need to add ; FP table size TODO: OEMs must add code here to query the GPIO dedicated to front panel sensing. jz FPSupportDone If control comes here, front panel jack is supported by the codec and is present in the system, so add the size of the FP table. add cx, word ptr cs:[si+2] ; cx = rear panel table size + ; front panel table size FPSupportDone: add si, 4 ; si = start of codec verb table ; cx = \# of Pin complexes * 4 shl cx, 2 ; = # of dwords in table ebx pop ret GetVerbTableSize ENDP CodecVerbTableList: dw offset VerbTable0 dw offset VerbTable1 CodecVerbTableListEnd: ``` ## 4.1.3 Intel<sup>®</sup> High Definition Audio Codec Initialization on S3 Resume According to Microsoft, the SSID response from the Intel<sup>®</sup> HD Audio codec must be consistent at any point the OS may read the value. Similarly other codec configuration information must follow the same rule. Additionally, the assumption of relying on the function driver to ensure such consistency across different sleep states is not always practical due to the fact that the function driver can be disabled/unloaded by user (for whatever reason) prior to system power state transitions. This requires that any programming of the Intel® Hd Audio codecs that the BIOS performs during POST must also be performed any time the codec power plane loses power. In particular, this means that the codec verb table, if programmed into the codec during POST, must be restored by BIOS on S3 resume if the codec context is not constantly maintained by standby power. Note that this requirement does not apply to platforms that use the codec's hardware default configurations without changing them, or platforms that maintain the codec context in S3 by standby power. #### S3 Resume BIOS Requirement The BIOS programming on resume is complicated by the need to preserve the wake status information in the codec, so that the bus driver can determine if a codec (usually a modem) has 'awoken' the system. The following programming sequence is therefore recommended during S3 resume: - 1. Read the original STATESTS from AZBAR+0Eh[2:0], save it to OldState. - 2. Set AZBAR+08h[0] = 1 to take the controller out of reset, wait for about 1ms. - 3. Program Verb Tables to codecs as BIOS did during the POST. - 4. Write AZBAR+0Eh[2:0]=NOT(OldState) to restore previous STATESTS. - 5. Set AZBAR+08h[0] = 0 to put the controller back in reset. # 4.2 Intel<sup>®</sup> High Definition Audio Controller Configuration Once the Intel® HD Audio codec is determined to be present and Intel® HD Audio controller is kept enabled via Function Disable register (RCBA+ 3418h[4]=1), BIOS should: - Initialize the configuration space of Intel® HD Audio controller as a regular PCI device (assign memory and interrupt resources and enable the device using standard PCI command register 04h). - Initialize SSID/SVID registers at D27:F0:Reg2C-2Fh to OEM-specific IDs. This is similar to the SSID/SVIDs given to other ICH7 devices such as IDE, SATA, SMBus, USBs, etc. ### 4.3 Intel<sup>®</sup> High Definition Audio PME Event Although it is a PCI Express Root Complex Integrated endpoint, the Intel® HD Audio controller in the ICH7 is not capable of supporting the native PME software model. Its PME is supported in the same manner as a PCI PME. The AC97\_STS/AC97\_EN bit-pair in ICH7 GPE0 register (PMBase+28h[5], PMBase+2Ch[5]) is shared between AC97 and Intel® HD Audio PME event, depending on which one of the two devices is selected and enabled by BIOS. To support this PME feature in ACPI OS environment, BIOS needs to provide the proper \_PRW object and \\_GPE.\_L05() control method in the ACPI name space. Below is an example of the ACPI name space for Intel® HD Audio/AC97 PME support: ``` Scope (\ SB) { Device (PCI0) // PCI Bus0 Name (_BBN, 0) // Bus Number of PCI0 Method(_PRT, 0) { // _PRT package for PCI0 } // AC97 controller Device (AC97) Name( ADR, 0x001E0002)// Device30:Func2 Name (_PRW, Package () {0x05,0x03} ) // PME Wake capability reporting } // End AC97 Device (AZAL) Intel® HD Audio controller Name(_ADR, 0x001B0000)// Device27:Func0 Name (_PRW, Package () {0x05,0x03} ) // PME Wake capability reporting . . . . . . . . . ``` ``` } // End AZAL } // End Device PCI0 } // End \_SB scope Scope (\_GPE) // GPE event handlers Method (_L05, 0) // Intel® HD Audio/ AC97 PME event handler { // If Intel® HD Audio is the enabled controller Notify (\_SB.PCI0.AZAL, 0x02)// notify wake event // Else Notify (\_SB.PCI0.AC97, 0x02)// notify wake event } // End of _L05 } // End of \_GPE scope ``` §